Patents by Inventor Shinichi Yamane

Shinichi Yamane has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6828865
    Abstract: This invention relates to a phase-locked loop circuit and a data reproduction apparatus, which can reduce a processing time that is required for initial adjustment in the data reproduction apparatus. In a digital data reproduction apparatus having two control functions, i.e., phase and duty adjustments for binarized data, the phase comparison with one edge is performed only at the phase adjustment by means of a phase-locked loop circuit 33 having an edge switching means 4 which controls the phase comparator 1. The phase comparator 1 inputs the binarized and a bit synchronous clock, and switches the output between a comparison result with one edge, i.e., a rising edge or a falling edge of binarized data, and a comparison result with both edges.
    Type: Grant
    Filed: July 17, 2002
    Date of Patent: December 7, 2004
    Assignee: Matsushita Electric Industrial Co. Ltd
    Inventors: Shinichi Yamane, Seiji Watanabe
  • Publication number: 20040232998
    Abstract: This invention relates to a phase-locked loop circuit and a data reproduction apparatus, which can reduce a processing time that is required for initial adjustment in the data reproduction apparatus. In a digital data reproduction apparatus having two control functions, i.e., phase and duty adjustments for binarized data, the phase comparison with one edge is performed only at the phase adjustment by means of a phase-locked loop circuit 33 having an edge switching means 4 which controls the phase comparator 1. The phase comparator 1 inputs the binarized and a bit synchronous clock, and switches the output between a comparison result with one edge, i.e., a rising edge or a falling edge of binarized data, and a comparison result with both edges.
    Type: Application
    Filed: June 30, 2004
    Publication date: November 25, 2004
    Applicant: Matsushita Electric Industrial Co., Ltd
    Inventors: Shinichi Yamane, Seiji Watanabe
  • Publication number: 20030016087
    Abstract: This invention relates to a phase-locked loop circuit and a data reproduction apparatus, which can reduce a processing time that is required for initial adjustment in the data reproduction apparatus. In a digital data reproduction apparatus having two control functions, i.e., phase and duty adjustments for binarized data, the phase comparison with one edge is performed only at the phase adjustment by means of a phase-locked loop circuit 33 having an edge switching means 4 which controls the phase comparator 1. The phase comparator 1 inputs the binarized and a bit synchronous clock, and switches the output between a comparison result with one edge, i.e., a rising edge or a falling edge of binarized data, and a comparison result with both edges.
    Type: Application
    Filed: July 17, 2002
    Publication date: January 23, 2003
    Applicant: Matsushita Electric Industrial Co., Ltd.
    Inventors: Shinichi Yamane, Seiji Watanabe
  • Patent number: 4900874
    Abstract: A method for producing a fluorine-containing olefin represented by formula (I):Ch.sub.2 .dbd.CFR.sub.f (I)wherein R.sub.f represents a perfluoroalkyl group or a fluoroalkyl group comprising the step of contacting, at a high temperature, hydrogen gas with a 1,1-dihydro-2,2-difluoro alcohol represented by formula (II):HOCH.sub.2 CF.sub.2 R.sub.f (II)wherein R.sub.f represents a perfluoroalkyl group or a fluoroalkyl group.
    Type: Grant
    Filed: February 13, 1989
    Date of Patent: February 13, 1990
    Assignee: Daikin Industries, Ltd.
    Inventors: Kiyohiko Ihara, Fumihiko Yamaguchi, Shinichi Yamane