Patents by Inventor Shunichi Sukegawa

Shunichi Sukegawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080284004
    Abstract: A semiconductor device includes a first substrate having a first surface for mounting an electronic component and a second surface substantially parallel to the first surface. The first substrate includes a first region for mounting the electronic component, a second region including a plurality of first communication units for transmitting and receiving signals to and from a second substrate, input-output circuits disposed on the first region or the second region, the input-out circuits corresponding to the first communication units, and a control circuit for controlling input to and output from the input-output circuits disposed on the first region or the second region of the first substrate. Each of the input-output circuits includes an output circuit for outputting a signal to a second communication unit of the second substrate corresponding to the first communication unit and an input unit for receiving a signal sent from the corresponding second communication unit.
    Type: Application
    Filed: February 6, 2008
    Publication date: November 20, 2008
    Applicant: Sony Corporation
    Inventors: Shunichi Sukegawa, Takeo Sekino, Kenichi Shigenami, Shinichi Toi, Tatsuo Shimizu
  • Publication number: 20080188096
    Abstract: A semiconductor device includes a first plate member having a circuit surface on which a circuit is provided, a second plate member having a circuit surface on which a circuit is provided, a plurality of first flat plates disposed on the circuit surface of the first plate member, a first communicating section disposed on the circuit surface of the first plate member, a plurality of second flat plates disposed on the circuit surface of the second plate member, and a second communicating section disposed on the circuit surface of the second plate member. The first plate member and the second plate member are arranged so that a surface of the first plate member opposite to the circuit surface faces a surface of the second plate member opposite to the circuit surface.
    Type: Application
    Filed: April 1, 2008
    Publication date: August 7, 2008
    Applicant: SONY CORPORATION
    Inventors: Shunichi SUKEGAWA, Kenichi SHIGENAMI, Mamoru KUDO
  • Patent number: 7400038
    Abstract: A semiconductor device includes a first substrate having a first surface for mounting an electronic component and a second surface substantially parallel to the first surface. The first substrate includes a first region for mounting the electronic component, a second region including a plurality of first communication units for transmitting and receiving signals to and from a second substrate, input-output circuits disposed on the first region or the second region, the input-out circuits corresponding to the first communication units, and a control circuit for controlling input to and output from the input-output circuits disposed on the first region or the second region of the first substrate. Each of the input-output circuits includes an output circuit for outputting a signal to a second communication unit of the second substrate corresponding to the first communication unit and an input unit for receiving a signal sent from the corresponding second communication unit.
    Type: Grant
    Filed: August 12, 2005
    Date of Patent: July 15, 2008
    Assignee: Sony Corporation
    Inventors: Shunichi Sukegawa, Takeo Sekino, Kenichi Shigenami, Shinichi Toi, Tatsuo Shimizu
  • Publication number: 20080150834
    Abstract: A semiconductor device includes a first substrate having a first surface for mounting an electronic component and a second surface substantially parallel to the first surface. The first substrate includes a first region for mounting the electronic component, a second region including a plurality of first communication units for transmitting and receiving signals to and from a second substrate, input-output circuits disposed on the first region or the second region, the input-out circuits corresponding to the first communication units, and a control circuit for controlling input to and output from the input-output circuits disposed on the first region or the second region of the first substrate. Each of the input-output circuits includes an output circuit for outputting a signal to a second communication unit of the second substrate corresponding to the first communication unit and an input unit for receiving a signal sent from the corresponding second communication unit.
    Type: Application
    Filed: February 6, 2008
    Publication date: June 26, 2008
    Applicant: Sony Corporation
    Inventors: Shunichi SUKEGAWA, Takeo Sekino, Kenichi Shigenami, Shinichi Toi, Tatsuo Shimizu
  • Patent number: 7351068
    Abstract: A semiconductor device includes a first plate member having a circuit surface on which a circuit is provided, a second plate member having a circuit surface on which a circuit is provided, a plurality of first flat plates disposed on the circuit surface of the first plate member, a first communicating section disposed on the circuit surface of the first plate member, a plurality of second flat plates disposed on the circuit surface of the second plate member, and a second communicating section disposed on the circuit surface of the second plate member. The first plate member and the second plate member are arranged so that a surface of the first plate member opposite to the circuit surface faces a surface of the second plate member opposite to the circuit surface.
    Type: Grant
    Filed: January 26, 2007
    Date of Patent: April 1, 2008
    Assignee: Sony Corporation
    Inventors: Shunichi Sukegawa, Kenichi Shigenami, Mamoru Kudo
  • Publication number: 20070184677
    Abstract: A semiconductor device includes a first plate member having a circuit surface on which a circuit is provided, a second plate member having a circuit surface on which a circuit is provided, a plurality of first flat plates disposed on the circuit surface of the first plate member, a first communicating section disposed on the circuit surface of the first plate member, a plurality of second flat plates disposed on the circuit surface of the second plate member, and a second communicating section disposed on the circuit surface of the second plate member. The first plate member and the second plate member are arranged so that a surface of the first plate member opposite to the circuit surface faces a surface of the second plate member opposite to the circuit surface.
    Type: Application
    Filed: January 26, 2007
    Publication date: August 9, 2007
    Applicant: SONY CORPORATION
    Inventors: Shunichi SUKEGAWA, Kenichi Shigenami, Mamoru Kudo
  • Publication number: 20070120569
    Abstract: A communication semiconductor chip performs wireless communication with another communication semiconductor chip. The semiconductor chip includes a communication module and a control unit. The communication module performs the wireless communication with another communication semiconductor chip and has a receiving circuit for receiving data. The control unit supplies a reference voltage to the receiving circuit and performs a calibration operation on the reference voltage.
    Type: Application
    Filed: October 31, 2006
    Publication date: May 31, 2007
    Applicant: Sony Corporation
    Inventors: Shunichi Sukegawa, Takeo Sekino, Kenichi Shigenami, Shinichi Toi, Tatsuo Shimizu
  • Publication number: 20070001270
    Abstract: A communication board mounted on an electronic device includes a plurality of antennas configured to transmit and/or receive a signal by electromagnetic induction, where each of the plurality of antennas is provided on a substrate, as a coil-shaped pattern, a semiconductor chip mounted on the substrate, the semiconductor chip including at least one of a transmission circuit which transmits a signal to the antenna and a reception circuit which receives a signal transmitted from the antenna, and an input-and-output end that is connected to the semiconductor chip via a wiring layer provided on the substrate and an electronic circuit of the electronic device. The communication board communicates with a communication board mounted on another electronic device via the antenna by electromagnetic induction.
    Type: Application
    Filed: June 23, 2006
    Publication date: January 4, 2007
    Applicant: SONY CORPORATION
    Inventors: Shunichi Sukegawa, Takeo Sekino, Kenichi Shigenami, Shinichi Toi, Tatsuo Shimizu
  • Patent number: 7027347
    Abstract: A semiconductor memory device for improving the utilization of a shared data bus and the data transfer rate in a multi-bank DRAM and realizing high speed data accessing without increasing a scale of a control circuit, wherein the multi-bank DRAM has memory banks provided with an address register for holding a write address, a data register for holding write data, an address matching detection circuit for detecting whether an address held in the address register matches with an address input this time, and when reading is performed continuously from writing on the same address of the same memory bank, reading is not performed on a memory cell specified by a read address and data held in the data register is output as read data, so that memory accessing made continuously to the same address can be performed at a high speed.
    Type: Grant
    Filed: January 2, 2004
    Date of Patent: April 11, 2006
    Assignee: Sony Corporation
    Inventors: Kenichi Shigenami, Shunichi Sukegawa
  • Patent number: 7012831
    Abstract: A semiconductor memory device for realizing high speed writing while maintaining the credibility of write data, wherein a write gate is provided between a bit line and an input/output data line of a memory cell array, the write gate becomes open when a selected word line becomes an activation state and a write signal set to the input/output data line in accordance with write data is applied to the selected bit line via the write gate when writing, so that writing of data to a selected memory cell can be performed immediately after activating the selected word line when writing, and writing to the selected memory cell can be performed in parallel with reading and refreshing of non-selected memory cells, and consequently, a time for storing charges to the selected memory cell can be sufficiently secured and writing at a high speed can be realized.
    Type: Grant
    Filed: January 2, 2004
    Date of Patent: March 14, 2006
    Assignee: Sony Corporation
    Inventors: Kenichi Shigenami, Shunichi Sukegawa
  • Publication number: 20060043585
    Abstract: A semiconductor device includes a first substrate having a first surface for mounting an electronic component and a second surface substantially parallel to the first surface. The first substrate includes a first region for mounting the electronic component, a second region including a plurality of first communication units for transmitting and receiving signals to and from a second substrate, input-output circuits disposed on the first region or the second region, the input-out circuits corresponding to the first communication units, and a control circuit for controlling input to and output from the input-output circuits disposed on the first region or the second region of the first substrate. Each of the input-output circuits includes an output circuit for outputting a signal to a second communication unit of the second substrate corresponding to the first communication unit and an input unit for receiving a signal sent from the corresponding second communication unit.
    Type: Application
    Filed: August 12, 2005
    Publication date: March 2, 2006
    Applicant: Sony Corporation
    Inventors: Shunichi Sukegawa, Takeo Sekino, Kenichi Shigenami, Shinichi Toi, Tatsuo Shimizu
  • Publication number: 20040190326
    Abstract: A semiconductor memory device for realizing high speed writing while maintaining credibility of write data, wherein a write gate is provided between a bit line and an input/output data line of a memory cell array, the write gate becomes open when a selected word line becomes an activation state and a write signal set to the input/output data line in accordance with write data is applied to the selected bit line via the write gate when writing, so that writing of data to a selected memory cell can be performed immediately after activating the selected word line when writing, and writing to the selected memory cell can be performed in parallel with reading and refreshing of non-selected memory cells, consequently, a time for storing charges to the selected memory cell can be sufficiently secured and writing at a high speed can be realized.
    Type: Application
    Filed: January 2, 2004
    Publication date: September 30, 2004
    Inventors: Kenichi Shigenami, Shunichi Sukegawa
  • Publication number: 20040190363
    Abstract: A semiconductor memory device for improving the utilization of a shared data bus and the data transfer rate in a multi-bank DRAM and realizing high speed data accessing without increasing a scale of a control circuit, wherein the multi-bank DRAM has memory banks provided with an address register for holding a write address, a data register for holding write data, an address matching detection circuit for detecting whether an address held in the address register matches with an address input this time, and when reading is performed continuously from writing on the same address of the same memory bank, reading is not performed on a memory cell specified by a read address and data held in the data register is output as read data, so that memory accessing made continuously to the same address can be performed at a high speed.
    Type: Application
    Filed: January 2, 2004
    Publication date: September 30, 2004
    Inventors: Kenichi Shigenami, Shunichi Sukegawa
  • Patent number: 6265907
    Abstract: A signal transmission circuit which enables the distance of signal transmission to be increased, while the signal delay and power consumption are reduced. The signal transmission circuit includes a driver circuit, a receiver circuit, an equalizer circuit that flattens the output of the driver circuit, and an intermediate amplifier circuit. The intermediate amplifier circuit is connected to input/output shared terminals in the wiring that connects the driver circuit and the receiver circuit. With the aid of the positive feedback of the intermediate amplifier circuit, a differential signal output from the driver circuit is amplified and then transmitted to the receiver circuit.
    Type: Grant
    Filed: April 1, 1998
    Date of Patent: July 24, 2001
    Assignee: Texas Instruments Incorporated
    Inventor: Shunichi Sukegawa
  • Patent number: 6169698
    Abstract: Drop in the power supply level right after change can be suppressed greatly when changing the power to the internal power supply voltage from the external power supply voltage of an overdrive system. Voltage generating circuit VG0 is connected to the VDL line which raises the VDL line to a voltage higher than VDL beforehand prior to changing to internal power supply voltage VDL from external power supply voltage VDD, and restores the VDL line voltage which drops after the change to VDL.
    Type: Grant
    Filed: November 9, 1998
    Date of Patent: January 2, 2001
    Assignees: Texas Instruments Incorporated, Hitachi, Ltd.
    Inventors: Shunichi Sukegawa, Shinji Bessho, Masayuki Hira, Yasushi Takahashi, Tsutomu Takahashi, Koji Arai
  • Patent number: 6097648
    Abstract: An equalizer control line BLEQ shared by all sense amplifiers SA in each row in each submat SM is connected to a first equalizer control line driver consisting of P-type MOS transistors installed at the left end of the submat SM and is connected to several second equalizer control line drivers 32 consisting of N-type MOS transistors installed by dividing in a cross area 16 of each row through which the equalizer control line BLEQ passes. In order to turn on the equalizers of the bit line pair connected to each sense amplifier S, the first equalizer control line driver is operated to drive the equalizer control line BLEQ to the H level potential. In order to turn off the equalizers of each bit line pair, the second equalizer control line drivers 32 are operated to drive the equalizer control line BLEQ to the L level potential. The first and second equalizer control line drivers are complementarily operated. One of them is driven, and the other is turned off (blocked).
    Type: Grant
    Filed: April 24, 1998
    Date of Patent: August 1, 2000
    Assignees: Texas Instruments Incorporated, Hitachi, Ltd.
    Inventors: Shinji Bessho, Shunichi Sukegawa, Masayuki Hira, Yasushi Takahashi, Tsutomu Takahashi, Koji Arai
  • Patent number: 6049499
    Abstract: To reduce both the noise level according to separation or short-circuitng of the electrical supply line of the sense amplifiers and the electrical supply line of the word line driving circuit and to effectively prevent destruction of the stored data in the nonselecteded memory cell. Electrical supply line (Vssw) of the power supply voltage with respect to word line driving circuit (SWD) and electrical supply line (Vssa) of power supply voltage with respect to sense amplifier driving circuit (SAD) are arranged separately in memory array area 2 (e.g., in the space in the row direction of memory array (SMAx,y)) and connected to shared electrical supply wiring (Vsso) within peripheral circuit area 3.
    Type: Grant
    Filed: July 17, 1998
    Date of Patent: April 11, 2000
    Assignees: Texas Instruments Incorporated, Hitachi, Ltd.
    Inventors: Shunichi Sukegawa, Shinji Bessho, Masayuki Hira, Yasushi Takahashi, Tsutomu Takahashi, Koji Arai
  • Patent number: 6038158
    Abstract: The objective is to realize a semiconductor memory capable of avoiding an increase in the load of the sense amplifiers, easily realizing a large capacity and high integration of the memory, reducing the current consumption by the bit lines, and improving the access speed. Because the levels of the selection signal lines SHUS1, SHUE1, SHDS1, and SHDE1 are set by the control circuit, only one of the aforementioned four selection signal lines is selected at the time of memory access, other selection signal lines are held in unselect status, and the sense amplifiers in the sense amplifier bank SB1a and prescribed bit line pairs or extended bit line pairs are connected to each other by response in order to carry out read or write; thus, the load of the sense amplifiers can be reduced, and high speed, large capacity, and high integration can be achieved.
    Type: Grant
    Filed: November 9, 1998
    Date of Patent: March 14, 2000
    Assignee: Texas Instruments Incorporated
    Inventors: Shinji Bessho, Shunichi Sukegawa, Masayuki Hira, Yasushi Takahashi, Tsutomu Takahashi, Kohji Arai
  • Patent number: 6034920
    Abstract: A semiconductor memory device has an address buffer (200, 230). A pre-decoder circuit (202, 232) receives the output of the address buffer (200, 230), and a memory array (212) receives the output of the pre-decoder circuit. A main amplifier (216, 248) in turn receives the output of the memory array (212, 244). An address transition detector (ATD) pulse generator circuit (204, 234) also receives the output of the address buffer (200, 230), and a pulse delay circuit (208, 240) receives the output of the address transition detector pulse generator circuit (204, 234). The pulse delay circuit (208, 240) also provides a main amplifier signal to the main amplifier (216, 248). The memory device further includes a voltage generator (206, 236) that generates a back gate voltage which is provided as a low voltage supply (V.sub.BB) for the address transition detector (ATD) pulse generator circuit (204, 234) and the pulse delay circuit (208, 240).
    Type: Grant
    Filed: November 24, 1998
    Date of Patent: March 7, 2000
    Assignee: Texas Instruments Incorporated
    Inventors: Shunichi Sukegawa, Shinji Bessho, Tadashi Tachibana, Hiroyuki Yoshida
  • Patent number: 6031779
    Abstract: Described herein is a dynamic memory. An N channel type voltage clamp MOSFET is provided which has a drain supplied with a supply voltage supplied from an external terminal, a gate to which a boosted constant voltage is applied, and a source which outputs a constant voltage. The clamp voltage outputted from the source of the voltage clamp MOSFET is supplied to a common source line for each of P channel type amplification MOSFETs constituting a sense amplifier via a P channel type first power MOSFET switch-controlled by a sense amplifier activation signal, as a voltage for operating the sense amplifier. Further, the constant voltage outputted from the source of the voltage clamp MOSFET is supplied to an N-well region in which the P channel type first power MOSFET and the P channel type MOSFETs constituting the sense amplifier are formed, as a bias voltage.
    Type: Grant
    Filed: April 10, 1998
    Date of Patent: February 29, 2000
    Assignees: Hitachi, Ltd., Texas Instruments Incorporated
    Inventors: Yasushi Takahashi, Tsutomu Takahashi, Kouji Arai, Tsugio Takahashi, Shunichi Sukegawa, Shinji Bessho, Masayuki Hira