Patents by Inventor Stephen Webster

Stephen Webster has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5420524
    Abstract: An improved differential gain stage for a bipolar monolithic integrated circuit. The integrated circuit is formed from a semiconductor substrate, and the differential gain stage includes first and second bipolar transistors. The base of the first transistor and the base of the second transistor form a differential input for the gain stage comprising non-inverting and inverting inputs respectively. The collectors of the transistors form a differential output. The differential gain stage includes a capacitor stage comprising: a peaking capacitor, and first, second, third and fourth capacitor structures. The peaking capacitor is coupled between the emitters of the first and second transistors. The first and second capacitor structures are located at a first spaced relationship from the substrate and the first capacitor is coupled to the emitter of the first transistor and the second capacitor is coupled to the emitter of the second transistor.
    Type: Grant
    Filed: November 26, 1993
    Date of Patent: May 30, 1995
    Assignee: Gennum Corporation
    Inventor: Stephen Webster
  • Patent number: 5359299
    Abstract: A device for converting binary logic pulses into an output current and the output current being switchable between a positive and negative polarity. The device provides a charge pump circuit which is suitable for the phase-detector stage in a phase-locked loop (PLL) circuit. The charge pump circuit comprises an input stage for the "UP" binary logic pulses and a second stage for the "DOWN" binary logic pulses. The input stages comprise emitted-coupled transistor pairs. The circuit includes current sources and current sinks for generating the output current in the input stages in response to the binary logic pulses. The circuit features a pair of switch diodes coupled between the outputs of the input stages. The diodes form a commutator which controls the direction of the output current and the leakage current during the idle states. The circuit also includes a clamping circuit to limit the voltage swing across the switching diodes.
    Type: Grant
    Filed: January 21, 1993
    Date of Patent: October 25, 1994
    Assignee: Gennum Corporation
    Inventor: Stephen Webster