Patents by Inventor Takashi Orimoto

Takashi Orimoto has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080248621
    Abstract: Non-volatile memory and integrated memory and peripheral circuitry fabrication processes are provided. Sets of charge storage regions, such as NAND strings including multiple non-volatile storage elements, are formed over a semiconductor substrate using a layer of charge storage material such as a first layer of polysilicon. An intermediate dielectric layer is provided over the charge storage regions. A layer of conductive material such as a second layer of polysilicon is deposited over the substrate and etched to form the control gates for the charge storage regions and the gate regions of the select transistors for the sets of storage elements. The first layer of polysilicon is removed from a portion of the substrate, facilitating fabrication of the select transistor gate regions from only the second layer of polysilicon. Peripheral circuitry formation is also incorporated into the fabrication process to form the gate regions for devices such as high voltage and logic transistors.
    Type: Application
    Filed: March 28, 2008
    Publication date: October 9, 2008
    Inventors: James Kai, Tuan Pham, Masaaki Higashitani, George Matamis, Takashi Orimoto
  • Publication number: 20080242006
    Abstract: A string of nonvolatile memory cells connected in series includes fixed charges located between floating gates and the underlying substrate surface. Such a fixed charge affects distribution of charge carriers in an underlying portion of the substrate and thus affects threshold voltage of a device. A fixed charge layer may extend over source/drain regions also.
    Type: Application
    Filed: March 29, 2007
    Publication date: October 2, 2008
    Inventors: Takashi Orimoto, George Matamis, Henry Chien, James Kai
  • Publication number: 20080239819
    Abstract: A string of nonvolatile memory cells connected in series includes fixed charges located between floating gates and the underlying substrate surface. Such a fixed charge affects distribution of charge carriers in an underlying portion of the substrate and thus affects threshold voltage of a device. A fixed charge layer may extend over source/drain regions also.
    Type: Application
    Filed: March 29, 2007
    Publication date: October 2, 2008
    Inventors: Takashi Orimoto, George Matamis, Henry Chien, James Kai
  • Patent number: 7414277
    Abstract: A memory device and a method of fabrication are provided. The memory device includes a semiconductor substrate and a charge trapping dielectric stack disposed over the semiconductor substrate. A gate electrode is disposed over the charge trapping dielectric stack, where the gate electrode electrically defines a channel within a portion of the semiconductor substrate. The memory device includes a pair of raised bitlines, where the bitlines have a lower portion formed by a first process and an upper portion formed by a second process.
    Type: Grant
    Filed: April 22, 2005
    Date of Patent: August 19, 2008
    Assignee: Spansion, LLC
    Inventors: Ashot Melik-Martirosian, Takashi Orimoto, Mark T. Ramsbey
  • Publication number: 20080169567
    Abstract: High density semiconductor devices and methods of fabricating the same are provided. Spacer fabrication techniques are utilized to form circuit elements having reduced feature sizes, which in some instances are smaller than the smallest lithographically resolvable element size of the process being used. Spacers are formed that serve as a mask for etching one or more layers beneath the spacers. An etch stop pad layer having a material composition substantially similar to the spacer material is provided between a dielectric layer and an insulating sacrificial layer such as silicon nitride. When etching the sacrificial layer, the matched pad layer provides an etch stop to avoid damaging and reducing the size of the dielectric layer. The matched material compositions further provide improved adhesion for the spacers, thereby improving the rigidity and integrity of the spacers.
    Type: Application
    Filed: January 15, 2007
    Publication date: July 17, 2008
    Inventors: James Kai, George Matamis, Tuan Duc Pham, Masaaki Higashitani, Takashi Orimoto
  • Publication number: 20080171415
    Abstract: A string of nonvolatile memory cells are connected together by source/drain regions that include an inversion layer created by fixed charge in an overlying layer. Control gates extend between floating gates so that two control gates couple to a floating gate. A fixed charge layer may be formed by plasma nitridation.
    Type: Application
    Filed: January 24, 2007
    Publication date: July 17, 2008
    Inventors: Henry Chien, George Matamis, Takashi Orimoto, James Kai
  • Publication number: 20080171406
    Abstract: Methods of fabricating integrated circuit devices are provided using composite spacer formation processes. A composite spacer structure is used to pattern and etch the layer stack when forming select features of the devices. A composite storage structure includes a first spacer formed from a first layer of spacer material and second and third spacers formed from a second layer of spacer material. The process is suitable for making devices with line and space sizes at less then the minimum resolvable feature size of the photolithographic processes being used. Moreover, equal line and space sizes at less than the minimum feature size. In one embodiment, an array of dual control gate non-volatile flash memory storage elements is formed using composite spacer structures. When forming the active areas of the substrate, with overlying strips of a layer stack and isolation regions therebetween, a composite spacer structure facilitates equal lengths of the strips and isolation regions therebetween.
    Type: Application
    Filed: January 15, 2008
    Publication date: July 17, 2008
    Inventors: Takashi Orimoto, George Matamis, James Kai, Tuan Pham, Masaaki Higashitani, Henry Chien
  • Publication number: 20080171428
    Abstract: High density semiconductor devices and methods of fabricating the same are provided. Spacer fabrication techniques are utilized to form circuit elements having reduced feature sizes, which in some instances are smaller than the smallest lithographically resolvable element size of the process being used. Spacers are formed that serve as a mask for etching one or more layers beneath the spacers. An etch stop pad layer having a material composition substantially similar to the spacer material is provided between a dielectric layer and an insulating sacrificial layer such as silicon nitride. When etching the sacrificial layer, the matched pad layer provides an etch stop to avoid damaging and reducing the size of the dielectric layer. The matched material compositions further provide improved adhesion for the spacers, thereby improving the rigidity and integrity of the spacers.
    Type: Application
    Filed: January 15, 2007
    Publication date: July 17, 2008
    Inventors: James Kai, George Matamis, Tuan Duc Pham, Masaaki Higashitani, Takashi Orimoto
  • Publication number: 20080170438
    Abstract: A string of nonvolatile memory cells are connected together by source/drain regions that include an inversion layer created by fixed charge in an overlying layer. Control gates extend between floating gates so that two control gates couple to a floating gate. A fixed charge layer may be formed by plasma nitridation.
    Type: Application
    Filed: January 24, 2007
    Publication date: July 17, 2008
    Inventors: Takashi Orimoto, James Kai, Henry Chien, George Matamis
  • Publication number: 20080150011
    Abstract: A method for forming an integrated circuit system is provided including forming a substrate having a core region and a periphery region, forming a charge storage stack over the substrate in the core region, forming a gate stack with a stack header having a metal portion over the substrate in the periphery region, and forming a memory system with the stack header over the charge storage stack.
    Type: Application
    Filed: December 18, 2007
    Publication date: June 26, 2008
    Applicants: SPANSION LLC, ADVANCED MICRO DEVICES, INC.
    Inventors: Simon Siu-Sing Chan, Lei Xue, YouSeok Suh, Amol Ramesh Joshi, Hidehiko Shiraiwa, Harpreet Sachar, Kuo-Tung Chang, Connie Pin Chin Wang, Paul R. Besser, Shenqing Fang, Meng Ding, Takashi Orimoto, Wei Zheng, Fred TK Cheung
  • Publication number: 20080142874
    Abstract: A method for forming an integrated circuit system is provided including forming a substrate; forming a stack over the substrate, the stack having a sidewall and formed from a charge trap layer and a semi-conducting layer; and slot plane antenna oxidizing the stack for forming a protection enclosure having a protection layer along the sidewall.
    Type: Application
    Filed: December 16, 2006
    Publication date: June 19, 2008
    Applicants: Spansion LLC, Advanced Micro Devices, Inc.
    Inventors: Shenqing Fang, Rinji Sugino, Jayendra Bhakta, Takashi Orimoto, Hiroyuki Nansei, Yukio Hayakawa, Hidehiko Shiraiwa, Takayuki Maruyama, Kuo-Tung Chang, YouSeok Suh, Amol Ramesh Joshi, Harpreet Sachar, Simon Siu-Sing Chan
  • Publication number: 20080083946
    Abstract: A memory cell system is provided including forming a first insulator layer over a semiconductor substrate, forming a charge trap layer over the first insulator layer, and slot plane antenna plasma oxidizing the charge trap layer for forming a second insulator layer.
    Type: Application
    Filed: October 10, 2006
    Publication date: April 10, 2008
    Applicants: SPANSION LLC, ADVANCED MICRO DEVICES, INC.
    Inventors: Shenqing Fang, Rinji Sugino, Jayendra Bhakta, Takashi Orimoto, Hiroyuki Nansei, Yukio Hayakawa, Takayuki Maruyama, Hidehiko Shiraiwa, Kuo-Tung Chang, Lei Xue, Meng Ding, Amol Ramesh Joshi, YouSeok Suh, Harpreet Sachar
  • Patent number: 7354826
    Abstract: According to one exemplary embodiment, a method of fabricating a bitline in a memory array includes forming a trench in a substrate, where the trench has sidewalls and a bottom surface. The method further includes performing a selective epitaxial process to partially fill the trench with selective epitaxially grown silicon, where the selective epitaxially grown silicon is situated on the sidewalls and bottom surface of the trench. The selective epitaxially grown silicon is doped in the selective epitaxial process. The method further includes performing a silicon reflow process to cause the selective epitaxially silicon to be redistributed in the trench. The method further includes performing a number of selective epitaxial process/silicon reflow process cycles to substantially fill the trench with the selective epitaxially grown silicon. The method further includes extending a top surface of the selective epitaxially grown silicon in the trench above an ONO stack to form the bitline.
    Type: Grant
    Filed: April 22, 2005
    Date of Patent: April 8, 2008
    Assignees: Spansion LLC, Advanced Micro Devices, Inc.
    Inventors: Takashi Orimoto, Robert B. Ogle, Rinji Sugino
  • Publication number: 20080079061
    Abstract: According to one exemplary embodiment, a structure, for example a flash memory cell, comprises a transistor gate dielectric stack situated on a semiconductor substrate. The transistor gate dielectric stack includes a bottom oxide layer, a silicon-rich nitride layer situated on the bottom oxide layer, a low silicon-rich nitride layer situated on the silicon-rich nitride layer, and a top oxide layer situated on the low silicon-rich nitride layer. This embodiment results in a nitride based flash memory cell having improved program speed and retention while maintaining a high erase speed. In another embodiment, a flash memory cell may further comprise a high-K dielectric layer situated on the transistor gate dielectric stack.
    Type: Application
    Filed: September 28, 2006
    Publication date: April 3, 2008
    Inventors: Meng Ding, Amol Joshi, Takashi Orimoto, Jayendra Bhakta, Lei Xue, Satoshi Torii, Robert Bertram Ogle
  • Publication number: 20080032464
    Abstract: A memory cell system is provided including forming a first insulator layer over a semiconductor substrate, forming a first intermediate layer over the first insulator layer, forming a charge trap layer over the first intermediate layer, forming a second intermediate layer over the charge trap layer, and forming a second insulator layer with the second intermediate layer.
    Type: Application
    Filed: August 2, 2006
    Publication date: February 7, 2008
    Applicants: SPANSION LLC, ADVANCED MICRO DEVICES, INC.
    Inventors: Amol Ramesh Joshi, Meng Ding, Takashi Orimoto
  • Publication number: 20080032475
    Abstract: A memory cell system is provided including forming a first insulator layer over a semiconductor substrate, forming a charge trap layer having a gradient of a silicon above and below the charge trap layer over the first insulator layer, and forming a second insulator layer over the charge trap layer.
    Type: Application
    Filed: August 2, 2006
    Publication date: February 7, 2008
    Applicants: SPANSION LLC, ADVANCED MICRO DEVICES, INC.
    Inventors: Amol Ramesh Joshi, Meng Ding, Takashi Orimoto
  • Publication number: 20080012060
    Abstract: A memory cell system is provided forming a first insulator layer over a semiconductor substrate, forming a charge trap layer over the first insulator layer, forming an intermediate layer over the charge trap layer, and forming a second insulator layer with the intermediate layer.
    Type: Application
    Filed: July 17, 2006
    Publication date: January 17, 2008
    Applicants: SPANSION LLC, ADVANCED MICRO DEVICES, INC.
    Inventors: Meng Ding, Amol Ramesh Joshi, Lei Xue, Takashi Orimoto, Kuo-Tung Chang
  • Publication number: 20070029601
    Abstract: A semiconductor memory device may include an intergate dielectric layer of a high-K dielectric material interposed between a floating gate and a control gate. With this intergate high-K dielectric in place, the memory device may be erased using Fowler-Nordheim tunneling.
    Type: Application
    Filed: August 4, 2005
    Publication date: February 8, 2007
    Inventors: Takashi Orimoto, Joong Jeon, Hidehiko Shiraiwa, Simon Chan, Harpreet Sachar
  • Publication number: 20050125133
    Abstract: A vehicle braking force control apparatus detects a period of time from when a braking force of a brake device is cancelled until a vehicle body speed in the backwards direction of a vehicle on a hill reaches a predetermined state, determines a brake output according to the detected period of time, and controls braking pressure according to the determined brake output. The period of time depends on the gradient of the hill. Therefore, by determining the brake output according to this period of time, braking force control according to the gradient of the hill is made possible even at an extremely slow speed at which the vehicle speed is undetectable.
    Type: Application
    Filed: November 3, 2004
    Publication date: June 9, 2005
    Applicant: TOYOTA JIDOSHA KABUSHIKI KAISHA
    Inventors: Noritaka Yamada, Takashi Orimoto
  • Patent number: 5850231
    Abstract: An electronic device maintains data utilizing a ferroelectric memory, not requiring a backup power source voltage. Data such as schedule data and telephone number data is stored in a ferroelectric RAM which switches between a dynamic mode and a nonvolatile mode. When a clock mode is designated by a "CLK" key, a memory control circuit causes the ferroelectric RAM to be switched to the nonvolatile mode to maintain the data stored therein. When a schedule mode or a telephone mode is designated by means of a "Sch" key or a "Tel" key, the ferroelectric RAM is switched to the nonvolatile mode to write/read data therein/therefrom. When it is detected that a battery voltage is lowered or the battery is removed from the electronic device, the ferroelectric RAM is switched to the nonvolatile mode to protect the stored data.
    Type: Grant
    Filed: May 13, 1996
    Date of Patent: December 15, 1998
    Assignee: Casio Computer Co., Ltd.
    Inventors: Takashi Orimoto, Ryo Ishikawa, Shigeto Suzuki, Katsuyoshi Kaneko, Takashi Shirasaka