Patents by Inventor Thomas Vogelsang

Thomas Vogelsang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10264195
    Abstract: An image sensor generates first digital samples and second digital samples during respective first and second sampling intervals, the first digital samples including at least one digital sample of each pixel of a first plurality of pixels, and the second digital samples including at least one digital sample of each pixel of a second plurality of pixels. A sum of the first digital samples is accumulated within a first counter as the first sampling interval transpires, and a sum of the second digital samples is accumulated within the first counter as the second sampling interval transpires.
    Type: Grant
    Filed: November 6, 2017
    Date of Patent: April 16, 2019
    Assignee: Rambus Inc.
    Inventor: Thomas Vogelsang
  • Patent number: 10261584
    Abstract: A user interface includes both a touchscreen for tactile input and one or more lensless optical sensors for sensing additional, remote gestures. Users can interact with the user interface in a volume of space near the display, and are thus not constrained to the relatively small area of the touchscreen. Remote hand or face gestures can be used to turn on or otherwise alter the tactile user interface. Shared user interfaces can operate without touch, and thus avoid cross-contamination of e.g. viruses and bacteria.
    Type: Grant
    Filed: August 11, 2016
    Date of Patent: April 16, 2019
    Assignee: Rambus Inc.
    Inventors: Patrick R. Gill, David G. Stork, Thomas Vogelsang
  • Patent number: 10249660
    Abstract: In a pixel array within an integrated-circuit image sensor, a pixel (870) includes a photodetector (260) and floating diffusion (262) formed within a substrate. First (881) and second (883) gate elements are disposed adjacent one another over a region (885) of the substrate between the photodetector and the floating diffusion and coupled respectively to a row line (TGr) that extends in a row direction within the pixel array and a column line (TGc) that extends in a column direction within the pixel array.
    Type: Grant
    Filed: June 9, 2014
    Date of Patent: April 2, 2019
    Assignee: Rambus Inc.
    Inventors: Michael Guidash, Thomas Vogelsang
  • Patent number: 10248358
    Abstract: An memory component includes a memory bank and a command interface to receive a read-modify-write command, having an associated read address indicating a location in the memory bank and to either access read data from the location in the memory bank indicated by the read address after an adjustable delay period transpires from a time at which the read-modify-write command was received or to overlap multiple read-modify-write commands. The memory component further includes a data interface to receive write data associated with the read-modify-write command and an error correction circuit to merge the received write data with the read data to form a merged data and write the merged data to the location in the memory bank indicated by the read address.
    Type: Grant
    Filed: May 25, 2018
    Date of Patent: April 2, 2019
    Assignee: Rambus Inc.
    Inventors: Frederick A. Ware, Thomas Vogelsang
  • Publication number: 20190082125
    Abstract: A pixel array within an integrated-circuit image sensor is exposed to light representative of a scene during a first frame interval and then oversampled a first number of times within the first frame interval to generate a corresponding first number of frames of image data from which a first output image may be constructed. One or more of the first number of frames of image data are evaluated to determine whether a range of luminances in the scene warrants adjustment of an oversampling factor from the first number to a second number, if so, the oversampling factor is adjusted such that the pixel array is oversampled the second number of times within a second frame interval to generate a corresponding second number of frames of image data from which a second output image may be constructed.
    Type: Application
    Filed: September 25, 2018
    Publication date: March 14, 2019
    Inventors: Craig M. Smith, Frank Armstrong, Jay Endsley, Thomas Vogelsang, James E. Harris, John Ladd, Michael Guidash
  • Patent number: 10204662
    Abstract: A memory device includes a first dynamic random access memory (DRAM) integrated circuit (IC) chip including first memory core circuitry, and first input/output (I/O) circuitry. A second DRAM IC chip is stacked vertically with the first DRAM IC chip. The second DRAM IC chip includes second memory core circuitry, and second I/O circuitry. Solely one of the first DRAM IC chip or the second DRAM IC chip includes a conductive path that electrically couples at least one of the first memory core circuitry or the second memory core circuitry to solely one of the first I/O circuitry or the second I/O circuitry, respectively.
    Type: Grant
    Filed: May 23, 2017
    Date of Patent: February 12, 2019
    Assignee: Rambus Inc.
    Inventor: Thomas Vogelsang
  • Publication number: 20190045149
    Abstract: Photocharge is accumulated within an image sensor pixel array during a first exposure interval. At conclusion of the first exposure interval, accumulated photocharge is discarded from a first subset of the pixels to emulate absence of incident light with respect to those pixels. After discarding accumulated photocharge from the first subset of the pixels, first and second readout signals are generated, the first readout signals corresponding to respective pixels not included in the first subset and indicative of photocharge accumulated therein, and the second readout signals corresponding to respective pixels included in the first subset.
    Type: Application
    Filed: July 31, 2018
    Publication date: February 7, 2019
    Inventors: Michael Guidash, Jay Endsley, John Ladd, Thomas Vogelsang, Craig M. Smith
  • Patent number: 10199089
    Abstract: A memory stack comprises at least two memory components. The memory components have a first data link interface and are to transmit signals on a data link coupled to the first data link interface at a first voltage level. A buffer component has a second data link interface coupled to the data link. The buffer component is to receive signals on the second data link interface at the first voltage level. A level shifting latch produces a second voltage level in response to receiving the signals at the second data link interface, where the second voltage level is higher than the first voltage level.
    Type: Grant
    Filed: January 22, 2018
    Date of Patent: February 5, 2019
    Assignee: Rambus Inc.
    Inventors: Frederick A. Ware, John Eric Linstadt, Thomas Vogelsang
  • Patent number: 10199098
    Abstract: A memory device includes a plurality of resistive memory cells and a plurality of word lines. Each resistive memory cell includes a resistive memory element, a first switching element electrically coupled in series with the resistive memory element, and a second switching element electrically coupled in series with the first switching element. The first switching element and the second switching element in each resistive memory cell is coupled to different ones of the word lines.
    Type: Grant
    Filed: July 24, 2018
    Date of Patent: February 5, 2019
    Assignee: Hefei Reliance Memory Limited
    Inventors: Deepak Chandra Sekar, Wayne Frederick Ellis, Brent Steven Haukness, Gary Bela Bronner, Thomas Vogelsang
  • Patent number: 10178329
    Abstract: In an integrated-circuit image sensor having a pixel array, a first subframe readout policy is selected from among a plurality of subframe readout policies, each of the subframe readout policies specifying a first number of subframes of image data to be readout from the pixel array for each output image frame and respective exposure durations for each of the first number of subframes of image data, wherein a shortest one of the exposure durations is uniform for each of the subframe readout policies. Each of the first number of subframes of image data is read out from the pixel array following the respective exposure durations thereof while applying a respective analog readout gain. The analog readout gain applied during readout of at least a first subframe of the first number of subframes is scaled according to a ratio of the shortest one of the exposure durations to the exposure duration of the first subframe.
    Type: Grant
    Filed: May 21, 2015
    Date of Patent: January 8, 2019
    Assignee: Rambus Inc.
    Inventors: Thomas Vogelsang, Craig M. Smith
  • Patent number: 10165209
    Abstract: A sequence of control voltage levels are applied to a control signal line capacitively coupled to a floating diffusion node of a pixel to sequentially adjust a voltage level of the floating diffusion node. A pixel output signal representative of the voltage level of the floating diffusion node is compared with a reference voltage to identify a first control voltage level of the sequence of control voltage levels for which the voltage level of the floating diffusion node exceeds the reference voltage.
    Type: Grant
    Filed: July 23, 2015
    Date of Patent: December 25, 2018
    Assignee: Rambus Inc.
    Inventors: John Ladd, Michael Guidash, Craig M. Smith, Thomas Vogelsang, Jay Endsley, Michael T. Ching, James E. Harris
  • Patent number: 10154220
    Abstract: Multiple image data subframes corresponding to respective portions of an exposure interval are generated within a sensor device of an image system. Depending on whether the exposure interval exceeds one or more exposure time thresholds, data representative multiple image data subframes are output from the image sensor device in one of at least two formats, including a first format in which each of the subframes of image data is output in its entirety, and a second format in which a logical combination of at least two of the subframes of image data is output instead of the at least two of the subframes of image data such that the total volume of image data output from the image sensor device is reduced relative to the first format.
    Type: Grant
    Filed: March 31, 2016
    Date of Patent: December 11, 2018
    Assignee: Rambus Inc.
    Inventors: Thomas Vogelsang, Jay Endsley, Michael Guidash, Craig M. Smith
  • Publication number: 20180341432
    Abstract: An memory component includes a memory bank and a command interface to receive a read-modify-write command, having an associated read address indicating a location in the memory bank and to either access read data from the location in the memory bank indicated by the read address after an adjustable delay period transpires from a time at which the read-modify-write command was received or to overlap multiple read-modify-write commands. The memory component further includes a data interface to receive write data associated with the read-modify-write command and an error correction circuit to merge the received write data with the read data to form a merged data and write the merged data to the location in the memory bank indicated by the read address.
    Type: Application
    Filed: May 25, 2018
    Publication date: November 29, 2018
    Inventors: Frederick A. Ware, Thomas Vogelsang
  • Patent number: 10136090
    Abstract: An image sensor architecture with multi-bit sampling is implemented within an image sensor system. A pixel signal produced in response to light incident upon a photosensitive element is converted to a multiple-bit digital value representative of the pixel signal. If the pixel signal exceeds a sampling threshold, the photosensitive element is reset. During an image capture period, digital values associated with pixel signals that exceed a sampling threshold are accumulated into image data.
    Type: Grant
    Filed: March 14, 2014
    Date of Patent: November 20, 2018
    Assignee: Rambus Inc.
    Inventors: Thomas Vogelsang, Michael Guidash, Song Xue, Maxim Smirnov, Craig M. Smith, Jay Endsley, James E. Harris
  • Publication number: 20180330782
    Abstract: A memory device includes a plurality of resistive memory cells and a plurality of word lines. Each resistive memory cell includes a resistive memory element, a first switching element electrically coupled in series with the resistive memory element, and a second switching element electrically coupled in series with the first switching element. The first switching element and the second switching element in each resistive memory cell is coupled to different ones of the word lines.
    Type: Application
    Filed: July 24, 2018
    Publication date: November 15, 2018
    Applicant: Hefei Reliance Memory Limited
    Inventors: Deepak Chandra SEKAR, Wayne Frederick ELLIS, Brent Steven HAUKNESS, Gary Bela BRONNER, Thomas VOGELSANG
  • Patent number: 10104318
    Abstract: A pixel array within an integrated-circuit image sensor is exposed to light representative of a scene during a first frame interval and then oversampled a first number of times within the first frame interval to generate a corresponding first number of frames of image data from which a first output image may be constructed. One or more of the first number of frames of image data are evaluated to determine whether a range of luminances in the scene warrants adjustment of an oversampling factor from the first number to a second number, if so, the oversampling factor is adjusted such that the pixel array is oversampled the second number of times within a second frame interval to generate a corresponding second number of frames of image data from which a second output image may be constructed.
    Type: Grant
    Filed: December 3, 2014
    Date of Patent: October 16, 2018
    Assignee: Rambus Inc.
    Inventors: Craig M. Smith, Frank Armstrong, Jay Endsley, Thomas Vogelsang, James E. Harris, John Ladd, Michael Guidash
  • Publication number: 20180270432
    Abstract: Signals representative of total photocharge integrated within respective image-sensor pixels are read out of the pixels after a first exposure interval that constitutes a first fraction of a frame interval. Signals in excess of a threshold level are read out of the pixels after an ensuing second exposure interval that constitutes a second fraction of the frame interval, leaving residual photocharge within the pixels. After a third exposure interval that constitutes a third fraction of the frame interval, signals representative of a combination of at least the residual photocharge and photocharge integrated within the pixels during the third exposure interval are read out of the pixels.
    Type: Application
    Filed: September 20, 2016
    Publication date: September 20, 2018
    Inventors: Jay Endsley, Thomas Vogelsang, Craig M. Smith, Michael Guidash, Alexander C. Schneider
  • Publication number: 20180261266
    Abstract: Row activation operations within a memory component are carried out with respect to subrows instead of complete storage rows to reduce power consumption. Further, instead of activating subrows in response to row commands, subrow activation operations are deferred until receipt of column commands that specify the column operation to be performed and the subrow to be activated.
    Type: Application
    Filed: February 5, 2018
    Publication date: September 13, 2018
    Inventors: James E. Harris, Thomas Vogelsang, Frederick A. Ware, Ian P. Shaeffer
  • Patent number: 10070084
    Abstract: A pixel within a pixel array of an integrated-circuit image sensor outputs an analog signal representative of accumulated photocharge. First and second analog-to-digital conversions of the analog signal are initiated while the pixel is outputting the analog signal, the first analog-to-digital conversion corresponding to a low-light range of photocharge accumulation within the pixel and the second analog-to-digital conversion corresponding to a brighter-light range of photocharge accumulation within the pixel.
    Type: Grant
    Filed: January 6, 2016
    Date of Patent: September 4, 2018
    Assignee: Rambus Inc.
    Inventors: Michael Guidash, Jay Endsley, John Ladd, Thomas Vogelsang, Craig M. Smith
  • Patent number: 10037801
    Abstract: A memory device includes a plurality of resistive memory cells and a plurality of word lines. Each resistive memory cell includes a resistive memory element, a first switching element electrically coupled in series with the resistive memory element, and a second switching element electrically coupled in series with the first switching element. The first switching element and the second switching element in each resistive memory cell is coupled to different ones of the word lines.
    Type: Grant
    Filed: December 4, 2014
    Date of Patent: July 31, 2018
    Assignee: Hefei Reliance Memory Limited
    Inventors: Deepak Chandra Sekar, Wayne Frederick Ellis, Brent Steven Haukness, Gary Bela Bronner, Thomas Vogelsang