Patents by Inventor Tsung-Yu Chen

Tsung-Yu Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10483187
    Abstract: In an embodiment, a device includes: an integrated circuit die having a first side and a second side opposite the first side; a die stack on the first side of the integrated circuit die; a dummy semiconductor feature on the first side of the integrated circuit die, the dummy semiconductor feature laterally surrounding the die stack, the dummy semiconductor feature electrically isolated from the die stack and the integrated circuit die; a first adhesive disposed between the die stack and the dummy semiconductor feature; and a plurality of conductive connectors on the second side of the integrated circuit die.
    Type: Grant
    Filed: November 1, 2017
    Date of Patent: November 19, 2019
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chen-Hua Yu, Wensen Hung, Ming-Fa Chen, Tsung-Yu Chen
  • Publication number: 20190348386
    Abstract: A chip package structure is provided. The chip package structure includes a substrate having a first surface and a second surface opposite to the first surface. The chip package structure includes a first chip structure and a second chip structure over the first surface. The chip package structure includes a protective layer over the first surface and surrounding the first chip structure and the second chip structure. A portion of the protective layer is between the first chip structure and the second chip structure. The chip package structure includes a first anti-warpage bump over the second surface and extending across the portion of the protective layer. The chip package structure includes a conductive bump over the second surface and electrically connected to the first chip structure or the second chip structure. The first anti-warpage bump is wider than the conductive bump.
    Type: Application
    Filed: February 15, 2019
    Publication date: November 14, 2019
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Kuan-Yu HUANG, Sung-Hui HUANG, Shu-Chia HSU, Leu-Jen CHEN, Yi-Wei LIU, Shang-Yun HOU, Jui-Hsieh LAI, Tsung-Yu CHEN, Chien-Yuan HUANG, Yu-Wei CHEN
  • Patent number: 10461014
    Abstract: In an embodiment, a device includes: a die stack over and electrically connected to an interposer, the die stack including a topmost integrated circuit die including: a substrate having a front side and a back side opposite the front side, the front side of the substrate including an active surface; a dummy through substrate via (TSV) extending from the back side of the substrate at least partially into the substrate, the dummy TSV electrically isolated from the active surface; a thermal interface material over the topmost integrated circuit die; and a dummy connector in the thermal interface material, the thermal interface material surrounding the dummy connector, the dummy connector electrically isolated from the active surface of the topmost integrated circuit die.
    Type: Grant
    Filed: January 8, 2018
    Date of Patent: October 29, 2019
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tsung-Shu Lin, Wensen Hung, Hung-Chi Li, Tsung-Yu Chen
  • Publication number: 20190252294
    Abstract: Cooling devices, packaged semiconductor devices, and methods of packaging semiconductor devices are disclosed. In some embodiments, a cooling device for a semiconductor device includes a reservoir having a first plate and a second plate coupled to the first plate. A cavity is between the first plate and the second plate. A phase change material (PCM) is in the cavity. The cooling device is adapted to dissipate heat from a packaged semiconductor device.
    Type: Application
    Filed: April 22, 2019
    Publication date: August 15, 2019
    Applicants: Taiwan Semiconductor Manufacturing Company, Ltd., Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Cheng-Chieh Hsieh, Chi-Hsi Wu, Shin-Puu Jeng, Tsung-Yu Chen, Wensen Hung
  • Publication number: 20190148261
    Abstract: The present disclosure provides a semiconductor structure including a substrate, a first die over the substrate, a second die over the first die, a heat spreader having a sidewall facing toward and proximal to a sidewall of the first die, and a thermal interface material (TIM) between the sidewall of the first die and the sidewall of the heat spreader. A thermal conductivity of the heat spreader is higher than a thermal conductivity of the TIM.
    Type: Application
    Filed: January 24, 2018
    Publication date: May 16, 2019
    Inventors: CHI-HSI WU, WENSEN HUNG, TSUNG-SHU LIN, SHIH-CHANG KU, TSUNG-YU CHEN, HUNG-CHI LI
  • Patent number: 10269682
    Abstract: Cooling devices, packaged semiconductor devices, and methods of packaging semiconductor devices are disclosed. In some embodiments, a cooling device for a semiconductor device includes a reservoir having a first plate and a second plate coupled to the first plate. A cavity is between the first plate and the second plate. A phase change material (PCM) is in the cavity. The cooling device is adapted to dissipate heat from a packaged semiconductor device.
    Type: Grant
    Filed: October 9, 2015
    Date of Patent: April 23, 2019
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Cheng-Chieh Hsieh, Chi-Hsi Wu, Shin-Puu Jeng, Tsung-Yu Chen, Wensen Hung
  • Publication number: 20190067157
    Abstract: In an embodiment, a device includes: a die stack over and electrically connected to an interposer, the die stack including a topmost integrated circuit die including: a substrate having a front side and a back side opposite the front side, the front side of the substrate including an active surface; a dummy through substrate via (TSV) extending from the back side of the substrate at least partially into the substrate, the dummy TSV electrically isolated from the active surface; a thermal interface material over the topmost integrated circuit die; and a dummy connector in the thermal interface material, the thermal interface material surrounding the dummy connector, the dummy connector electrically isolated from the active surface of the topmost integrated circuit die.
    Type: Application
    Filed: January 8, 2018
    Publication date: February 28, 2019
    Inventors: Tsung-Shu Lin, Wensen Hung, Hung-Chi Li, Tsung-Yu Chen
  • Publication number: 20190006263
    Abstract: In an embodiment, a device includes: an integrated circuit die having a first side and a second side opposite the first side; a die stack on the first side of the integrated circuit die; a dummy semiconductor feature on the first side of the integrated circuit die, the dummy semiconductor feature laterally surrounding the die stack, the dummy semiconductor feature electrically isolated from the die stack and the integrated circuit die; a first adhesive disposed between the die stack and the dummy semiconductor feature; and a plurality of conductive connectors on the second side of the integrated circuit die.
    Type: Application
    Filed: November 1, 2017
    Publication date: January 3, 2019
    Inventors: Chen-Hua Yu, Wensen Hung, Ming-Fa Chen, Tsung-Yu Chen
  • Patent number: 10153218
    Abstract: A semiconductor structure includes a die including a surface, a lid disposed over the surface of the die, and a thermally conductive material disposed between the die and the lid, wherein the lid includes a protrusion protruded towards the surface of the die and the thermally conductive material surrounds the protrusion. Also, a method of manufacturing a semiconductor structure includes providing a die including a surface, providing a lid, removing a portion of the lid to form a protrusion, disposing a thermally conductive material between the surface of the die and the lid, wherein the protrusion of the lid is surrounded by the thermally conductive material. Further, an apparatus for manufacturing a semiconductor structure and a method of manufacturing a semiconductor structure by the apparatus are disclosed.
    Type: Grant
    Filed: February 16, 2017
    Date of Patent: December 11, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Tsung-Yu Chen, Wensen Hung, Hung-Chi Li, Cheng-Chieh Hsieh, Tung-Liang Shao, Chih-Hang Tung
  • Publication number: 20180352677
    Abstract: A fan control method for a computer system is provided. The computer system includes a fan and a target device. The fan control system includes a controller to control the rotation speed of the fan. The controller controls the rotation speed according to a time-variable rate of current consumed by the target device. Particularly, when the time-variable rate of current exceeds a threshold, the controller controls the fan to operate at a maximum rotation speed.
    Type: Application
    Filed: August 7, 2018
    Publication date: December 6, 2018
    Applicant: International Business Machines Corporation
    Inventors: Jenseng JS Chen, Jung-Tai Chen, Tsung-Yu Chen, Edward Yu-Chen Kung, Tzongli Lin, Bruce A. Smith
  • Patent number: 10149407
    Abstract: A fan control system includes a fan and a target device. The fan control system includes a controller to control the rotation speed of the fan. The controller controls the rotation speed according to a time-variable rate of current consumed by the target device. Particularly, when the time-variable rate of current exceeds a threshold, the controller controls the fan to operate at a maximum rotation speed.
    Type: Grant
    Filed: November 2, 2015
    Date of Patent: December 4, 2018
    Assignee: International Business Machines Corporation
    Inventors: Jenseng J S Chen, Jung-Tai Chen, Tsung-Yu Chen, Edward Yu-Chen Kung, Tzongli Lin, Bruce A. Smith
  • Patent number: 10130007
    Abstract: A fan control system includes a fan and a target device. The fan control system includes a controller to control the rotation speed of the fan. The controller controls the rotation speed according to a time-variable rate of current consumed by the target device. Particularly, when the time-variable rate of current exceeds a threshold, the controller controls the fan to operate at a maximum rotation speed.
    Type: Grant
    Filed: June 24, 2015
    Date of Patent: November 13, 2018
    Assignee: International Business Machines Corporation
    Inventors: Jenseng J S Chen, Jung-Tai Chen, Tsung-Yu Chen, Edward Yu-Chen Kung, Tzongli Lin, Bruce A. Smith
  • Publication number: 20180151472
    Abstract: A semiconductor structure includes a die including a surface, a lid disposed over the surface of the die, and a thermally conductive material disposed between the die and the lid, wherein the lid includes a protrusion protruded towards the surface of the die and the thermally conductive material surrounds the protrusion. Also, a method of manufacturing a semiconductor structure includes providing a die including a surface, providing a lid, removing a portion of the lid to form a protrusion, disposing a thermally conductive material between the surface of the die and the lid, wherein the protrusion of the lid is surrounded by the thermally conductive material. Further, an apparatus for manufacturing a semiconductor structure and a method of manufacturing a semiconductor structure by the apparatus are disclosed.
    Type: Application
    Filed: February 16, 2017
    Publication date: May 31, 2018
    Inventors: TSUNG-YU CHEN, WENSEN HUNG, HUNG-CHI LI, CHENG-CHIEH HSIEH, TUNG-LIANG SHAO, CHIH-HANG TUNG
  • Patent number: 9869934
    Abstract: The present disclosure provides an extreme ultraviolet (EUV) lithography system. The EUV lithography system includes a collector having a coating surface designed to collect and reflect EUV radiation; a gas supply module; and a gas pipeline integrated with the collector and connected to the gas supply module. The gas pipeline includes inward and outward entrances into the collector. The inward and outward entrances are configured and operable to form a gas curtain on the coating surface of the collector.
    Type: Grant
    Filed: June 27, 2016
    Date of Patent: January 16, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Chia-Ching Huang, Tsung-Yu Chen, Chia-Hao Hsu, Shinn-Sheng Yu, Chia-Chen Chen
  • Patent number: 9775242
    Abstract: Embodiments pin connections, electronic devices, and methods are shown that include pin configurations to reduce voids and pin tilting and other concerns during pin attach operations, such as attachment to a chip package pin grid array. Pin head are shown that include features such as convex surfaces, a number of legs, and channels in pin head surfaces.
    Type: Grant
    Filed: January 25, 2016
    Date of Patent: September 26, 2017
    Assignee: Intel Corporation
    Inventors: Tsung-Yu Chen, Rebecca Shia
  • Patent number: 9665007
    Abstract: An EUV collector is rotated between or during operations of an EUV photolithography system. Rotating the EUV collector causes contamination to distribute more evenly over the collector's surface. This reduces the rate at which the EUV photolithography system loses image fidelity with increasing contamination and thereby increases the collector lifetime. Rotating the collector during operation of the EUV photolithography system can induce convection and reduce the contamination rate. By rotating the collector at sufficient speed, some contaminating debris can be removed through the action of centrifugal force.
    Type: Grant
    Filed: August 29, 2016
    Date of Patent: May 30, 2017
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Shang-Chieh Chien, Shu-Hao Chang, Jui-Ching Wu, Tsung-Yu Chen, Tzu-Hsiang Chen, Ming-Chin Chien, Chia-Chen Chen, Jeng-Horng Chen
  • Publication number: 20170148120
    Abstract: A method for licensing a copyrighted work over a network includes a login step in which a copyright owner logs in a first network copyright license system. In a copyright registration step, the copyright owner uploads registration information of a copyrighted work to the first network license system. In a renting/selling setting step, a person obtains the copyrighted work information, finishes a renting/selling agreement with the copyright owner through a second network copyright license system, and becomes a licensee. In a network renting/selling step, a consumer browses a network renting/selling system of the second network copyright license system and selects the copyrighted work to be read. The second network renting/selling system electrically transfers a portion of the renting/selling fee to the copyright owner according to the distribution ratio of the income from renting/selling the copyrighted work set in the renting/selling license setting step.
    Type: Application
    Filed: June 20, 2016
    Publication date: May 25, 2017
    Inventor: Tsung-Yu Chen
  • Publication number: 20170148119
    Abstract: A method for renting/selling a copyrighted work over a network includes a login step, a renting/selling setting step, a network renting/selling step, a sublease setting step, and a network sublease step. In the sublease setting step, a consumer optionally proceeds with sublease setting on a network copyright renting/selling system during the time period of renting/selling. The sublease setting includes the sublease fee, registration of personal information and the bank account information of each subleasee, and the distribution ratio of the income from the sublease of the copyrighted work. In the network sublease step, another consumer selects the copyrighted work to be sublet on the network copyright renting/selling system. The network copyright renting/selling system permits the another consumer to unlimitedly read the copyrighted work during the time period of the sublease after payment. The income from the sublease is distributed according to the distribution ratio.
    Type: Application
    Filed: June 20, 2016
    Publication date: May 25, 2017
    Inventor: Tsung-Yu Chen
  • Patent number: 9640397
    Abstract: A method of fabricating a semiconductor integrated circuit (IC) is disclosed. A first layer is deposited over a substrate. A plurality of mandrels is formed over the first layer. Guiding-spacers are formed along sidewalls of the mandrels. Then the mandrels are removed. A neutral layer (NL) and a block copolymer (BCP) layer are deposited over the first layer and the guiding-spacers. A anneal is applied to the BCP layer to form a first polymer nanostructure between the guiding-spacers and being surrounded by a second polymer nanostructure. The first polymer nanostructures locate at a same distance from the first layer. Polymer nano-blocks are formed by selectively etching the second polymer nanostructure and the NL. By using the polymer nano-blocks and the guiding spacer as etch masks, the first layer is etched to form openings. The substrate is etched through the openings to form substrate trench and substrate fin.
    Type: Grant
    Filed: March 14, 2014
    Date of Patent: May 2, 2017
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chieh-Han Wu, Chung-Ju Lee, Tien-I Bao, Tsung-Yu Chen, Shinn-Sheng Yu, Yu-Fu Lin, Jeng-Horng Chen
  • Publication number: 20170103937
    Abstract: Cooling devices, packaged semiconductor devices, and methods of packaging semiconductor devices are disclosed. In some embodiments, a cooling device for a semiconductor device includes a reservoir having a first plate and a second plate coupled to the first plate. A cavity is between the first plate and the second plate. A phase change material (PCM) is in the cavity. The cooling device is adapted to dissipate heat from a packaged semiconductor device.
    Type: Application
    Filed: October 9, 2015
    Publication date: April 13, 2017
    Inventors: Cheng-Chieh Hsieh, Chi-Hsi Wu, Shin-Puu Jeng, Tsung-Yu Chen, Wensen Hung