Patents by Inventor Uk Chang

Uk Chang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8184495
    Abstract: A semiconductor memory device for controlling an operation of a delay-locked loop (DLL) circuit includes a DLL circuit that receives an external clock signal and that performs a locking operation on the external clock signal and an internal clock signal, thereby obtaining a locked state. A control unit controls the DLL circuit to constantly maintain the locked state during an updating period of an auto-refresh period of an auto-refresh operation for refreshing memory banks.
    Type: Grant
    Filed: October 16, 2009
    Date of Patent: May 22, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-Bae Kim, Seong-Jin Jang, Young-Uk Chang, Sin-Ho Kim
  • Publication number: 20100097870
    Abstract: A semiconductor memory device for controlling an operation of a delay-locked loop (DLL) circuit is provided. The semiconductor memory device includes a DLL circuit that receives an external clock signal and that performs a locking operation on the external clock signal and an internal clock signal, thereby obtaining a locked state. A control unit controls the DLL circuit to constantly maintain the locked state during an updating period of an auto-refresh period of an auto-refresh operation for refreshing memory banks.
    Type: Application
    Filed: October 16, 2009
    Publication date: April 22, 2010
    Inventors: Jun-Bae Kim, Seong-Jin Jang, Young-Uk Chang, Sin-Ho Kim
  • Patent number: 7673209
    Abstract: Provided are a test pattern generating circuit which generates test patterns having various types and lengths and a semiconductor memory device which performs a test operation using the test pattern generating circuit. The test pattern generating circuit includes a plurality of register blocks which receive test signals input from an external tester through an input/output pad and load the test signals into the resister blocks in synchronization with a low-frequency clock signal; a register block control unit which controls the activation of the register blocks; and an output unit which is connected to the register blocks and outputs the signals loaded into the register blocks as test patterns in synchronization with a high-frequency clock signal.
    Type: Grant
    Filed: August 1, 2007
    Date of Patent: March 2, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hwan-wook Park, Young-uk Chang
  • Patent number: 7612578
    Abstract: A semiconductor device, a test system and a method of testing an on die termination (ODT) circuit are disclosed. The semiconductor device includes an ODT circuit, a termination impedance control circuit and a boundary scan circuit. The termination impedance control circuit generates termination impedance control signals in response to a test mode command. The ODT circuit is coupled to the plurality of input/output pads and generates a plurality of termination impedances in response to the impedance control signals. The boundary scan circuit stores the termination impedances to output the stored termination impedances. Thus, the semiconductor device may test an ODT circuit accurately by using a smaller number of pins and may reduce a required time for testing the semiconductor device.
    Type: Grant
    Filed: October 24, 2006
    Date of Patent: November 3, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Uk Chang, Dong-Ho Hyun, Seok-Won Hwang
  • Patent number: 7587645
    Abstract: An input circuit of a semiconductor memory device includes a data input circuit and a data pattern setting circuit. The data input circuit receives first data, and generates second data by buffering the first data, sampling buffered first data responsive to a write data strobe (WDQS) signal, and parallelizing sampled data. The data pattern setting circuit sets a pattern of the second data responsive to a test mode signal and a data pattern select signal to generate third data. Accordingly, the semiconductor memory device including the input circuit may generate data of various patterns in a test mode, and may perform a high-speed test using a low-speed tester.
    Type: Grant
    Filed: March 22, 2007
    Date of Patent: September 8, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Uk Chang, Sang-Woong Shin
  • Patent number: 7416381
    Abstract: A fuel pump for a vehicle comprises: a driving motor; an impeller having a substantially circular shape, the impeller being rotatable by operation of the driving motor; and a pump casing covered with a casing cover, the pump casing and casing cover together defining a central cavity for receiving the impeller rotatable therein, the pump casing and casing cover including a fuel inlet port and a fuel outlet port, the pump casing and casing cover each further including a circular groove formed along the surface thereof in respective fluid communication with the central cavity of the pump casing and casing cover.
    Type: Grant
    Filed: June 9, 2006
    Date of Patent: August 26, 2008
    Assignee: Korea Automotive Fuel Systems Ltd.
    Inventors: Se-Dong Baek, Jae-Seung Park, Young-Hoon Kim, Sung-Uk Chang
  • Publication number: 20080086663
    Abstract: Provided are a test pattern generating circuit which generates test patterns having various types and lengths and a semiconductor memory device which performs a test operation using the test pattern generating circuit. The test pattern generating circuit includes a plurality of register blocks which receive test signals input from an external tester through an input/output pad and load the test signals into the resister blocks in synchronization with a low-frequency clock signal; a register block control unit which controls the activation of the register blocks; and an output unit which is connected to the register blocks and outputs the signals loaded into the register blocks as test patterns in synchronization with a high-frequency clock signal.
    Type: Application
    Filed: August 1, 2007
    Publication date: April 10, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hwan-wook PARK, Young-uk CHANG
  • Patent number: 7334169
    Abstract: A memory device includes a plurality of test mode signal generating units and a plurality of test circuits. Each test mode signal generating unit generates a respective test mode signal for a respective test circuit. The test mode signal generating units generate the test mode signals in series for the test circuits. Each test mode signal generating unit may be disposed within a respective test circuit such that wiring is not necessary from the source of the test mode signals to the test circuits.
    Type: Grant
    Filed: June 13, 2005
    Date of Patent: February 19, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Uk Chang, Gil-Shin Moon, Dong-Ho Hyun
  • Publication number: 20070234165
    Abstract: An input circuit of a semiconductor memory device includes a data input circuit and a data pattern setting circuit. The data input circuit receives first data, and generates second data by buffering the first data, sampling buffered first data responsive to a write data strobe (WDQS) signal, and parallelizing sampled data. The data pattern setting circuit sets a pattern of the second data responsive to a test mode signal and a data pattern select signal to generate third data. Accordingly, the semiconductor memory device including the input circuit may generate data of various patterns in a test mode, and may perform a high-speed test using a low-speed tester.
    Type: Application
    Filed: March 22, 2007
    Publication date: October 4, 2007
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Young-Uk Chang, Sang-Woong Shin
  • Patent number: 7255074
    Abstract: A linear EMV actuator uses a permanent magnet and an electromagnet in which EMV operation for opening/closing an exhaust valve and an intake valve makes valve operations linear. As a result, the valve undergoes a soft landing and active control of an amount of opening of the valve. The linear EMV actuator includes an upper core and a lower core, an armature, an actuator spring and a valve spring. Also included are a permanent magnet, an upper coil and a lower coil connected to each other in series thereby forming one electromagnet, a displacement sensor, and a position controller.
    Type: Grant
    Filed: December 12, 2005
    Date of Patent: August 14, 2007
    Assignee: Hyundai Motor Company
    Inventors: Dong Chul Han, Hyeong Joon Ahn, Jee Uk Chang, Sang Yong Kwak
  • Publication number: 20070103189
    Abstract: A semiconductor device, a test system and a method of testing an on die termination (ODT) circuit are disclosed. The semiconductor device includes an ODT circuit, a termination impedance control circuit and a boundary scan circuit. The termination impedance control circuit generates termination impedance control signals in response to a test mode command. The ODT circuit is coupled to the plurality of input/output pads and generates a plurality of termination impedances in response to the impedance control signals. The boundary scan circuit stores the termination impedances to output the stored termination impedances. Thus, the semiconductor device may test an ODT circuit accurately by using a smaller number of pins and may reduce a required time for testing the semiconductor device.
    Type: Application
    Filed: October 24, 2006
    Publication date: May 10, 2007
    Inventors: Young-Uk Chang, Dong-Ho Hyun, Seok-Won Hwang
  • Patent number: D635284
    Type: Grant
    Filed: August 25, 2010
    Date of Patent: March 29, 2011
    Assignee: Kia Motors Corporation
    Inventors: Hyung Uk Chang, Jae Kun Lee, Se Jin Oh
  • Patent number: D635285
    Type: Grant
    Filed: August 25, 2010
    Date of Patent: March 29, 2011
    Assignee: Kia Motors Corporation
    Inventors: Hyung Uk Chang, Jae Kun Lee, Se Jin Oh
  • Patent number: D635695
    Type: Grant
    Filed: March 19, 2010
    Date of Patent: April 5, 2011
    Assignee: Hyundai Motor Company
    Inventors: Hyung Uk Chang, Sung No Kim
  • Patent number: D635701
    Type: Grant
    Filed: August 25, 2010
    Date of Patent: April 5, 2011
    Assignee: Kia Motors Corporation
    Inventors: Hyung Uk Chang, Jae Kun Lee, Se Jin Oh
  • Patent number: D642308
    Type: Grant
    Filed: December 30, 2010
    Date of Patent: July 26, 2011
    Assignee: Kia Motors Corporation
    Inventors: Hyung Uk Chang, Ji Hoon Kim
  • Patent number: D643953
    Type: Grant
    Filed: October 18, 2010
    Date of Patent: August 23, 2011
    Assignee: Kia Motors Corporation
    Inventors: Hyung Uk Chang, Se Jin Oh, Jae Kun Lee
  • Patent number: D643954
    Type: Grant
    Filed: November 2, 2010
    Date of Patent: August 23, 2011
    Assignee: Kia Motors Corporation
    Inventors: Hyung Uk Chang, Jae Kun Lee, Se Jin Oh
  • Patent number: D644364
    Type: Grant
    Filed: December 30, 2010
    Date of Patent: August 30, 2011
    Assignee: Kia Motors Corporation
    Inventors: Hyung Uk Chang, Ji Hoon Kim
  • Patent number: D654604
    Type: Grant
    Filed: December 30, 2010
    Date of Patent: February 21, 2012
    Assignee: Kia Motors Corporation
    Inventors: Hyung Uk Chang, Ji Hoon Kim