Patents by Inventor William Hsu

William Hsu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240001123
    Abstract: Methods and systems for improving headache pain by using feedback mechanisms are provided.
    Type: Application
    Filed: May 3, 2023
    Publication date: January 4, 2024
    Inventors: William Hsu, Ian Welsford, Mark Van Kerkwyk, Vimel Ganesan
  • Publication number: 20230420574
    Abstract: Techniques are provided herein to form semiconductor devices on a substrate with an alternative crystallographic surface orientation. The techniques are particularly useful with respect to gate-all-around and forksheet transistor configurations. A substrate having a (110) crystallographic surface orientation forms the basis for the growth of alternating types of semiconductor layers. Both n-channel and p-channel transistors may be fabricated using silicon nanoribbons formed from some of the alternating semiconductor layers. The crystallographic surface orientation of the Si nanoribbons will reflect the same crystallographic surface orientation of the substrate, which leads to a higher hole mobility across the Si nanoribbons of the p-channel devices and an overall improved CMOS device performance.
    Type: Application
    Filed: June 23, 2022
    Publication date: December 28, 2023
    Applicant: Intel Corporation
    Inventors: Seung Hoon Sung, Ashish Agrawal, Jack T. Kavalieros, Rambert Nahm, Natalie Briggs, Susmita Ghose, Glenn Glass, Devin R. Merrill, Aaron A. Budrevich, Shruti Subramanian, Biswajeet Guha, William Hsu, Adedapo A. Oni, Rahul Ramamurthy, Anupama Bowonder, Hsin-Ying Tseng, Rajat K. Paul, Marko Radosavljevic
  • Patent number: 11855223
    Abstract: Self-aligned gate endcap (SAGE) architectures with gate-all-around devices, and methods of fabricating self-aligned gate endcap (SAGE) architectures with gate-all-around devices, are described. In an example, an integrated circuit structure includes a semiconductor fin above a substrate and having a length in a first direction. A nanowire is over the semiconductor fin. A gate structure is over the nanowire and the semiconductor fin, the gate structure having a first end opposite a second end in a second direction, orthogonal to the first direction. A pair of gate endcap isolation structures is included, where a first of the pair of gate endcap isolation structures is spaced equally from a first side of the semiconductor fin as a second of the pair of gate endcap isolation structures is spaced from a second side of the semiconductor fin.
    Type: Grant
    Filed: December 13, 2021
    Date of Patent: December 26, 2023
    Assignee: Intel Corporation
    Inventors: Biswajeet Guha, William Hsu, Leonard P. Guler, Dax M. Crum, Tahir Ghani
  • Patent number: 11837641
    Abstract: Gate-all-around integrated circuit structures having adjacent deep via substrate contact for sub-fin electrical contact are described. For example, an integrated circuit structure includes a conductive via on a semiconductor substrate. A vertical arrangement of horizontal nanowires is above a fin protruding from the semiconductor substrate. A channel region of the vertical arrangement of horizontal nanowires is electrically isolated from the fin. The fin is electrically coupled to the conductive via. A gate stack is over the vertical arrangement of horizontal nanowires.
    Type: Grant
    Filed: December 18, 2019
    Date of Patent: December 5, 2023
    Assignee: Intel Corporation
    Inventors: Biswajeet Guha, William Hsu, Chung-Hsun Lin, Kinyip Phoa, Oleg Golonzka, Tahir Ghani, Kalyan Kolluru, Nathan Jack, Nicholas Thomson, Ayan Kar, Benjamin Orr
  • Patent number: 11824116
    Abstract: Gate-all-around integrated circuit structures having devices with channel-to-substrate electrical contact are described. For example, an integrated circuit structure includes a first vertical arrangement of horizontal nanowires above a first fin. A channel region of the first vertical arrangement of horizontal nanowires is electrically coupled to the first fin by a semiconductor material layer directly between the first vertical arrangement of horizontal nanowires and the first fin. A first gate stack is over the first vertical arrangement of horizontal nanowires. A second vertical arrangement of horizontal nanowires is above a second fin. A channel region of the second vertical arrangement of horizontal nanowires is electrically isolated from the second fin. A second gate stack is over the second vertical arrangement of horizontal nanowires.
    Type: Grant
    Filed: December 18, 2019
    Date of Patent: November 21, 2023
    Assignee: Intel Corporation
    Inventors: Biswajeet Guha, William Hsu, Chung-Hsun Lin, Kinyip Phoa, Oleg Golonzka, Ayan Kar, Nicholas Thomson, Benjamin Orr, Nathan Jack, Kalyan Kolluru, Tahir Ghani
  • Patent number: 11799009
    Abstract: Gate-all-around integrated circuit structures having adjacent structures for sub-fin electrical contact are described. For example, an integrated circuit structure includes a semiconductor island on a semiconductor substrate. A vertical arrangement of horizontal nanowires is above a fin protruding from the semiconductor substrate. A channel region of the vertical arrangement of horizontal nanowires is electrically isolated from the fin. The fin is electrically coupled to the semiconductor island. A gate stack is over the vertical arrangement of horizontal nanowires.
    Type: Grant
    Filed: December 17, 2019
    Date of Patent: October 24, 2023
    Assignee: Intel Corporation
    Inventors: Biswajeet Guha, William Hsu, Chung-Hsun Lin, Kinyip Phoa, Oleg Golonzka, Tahir Ghani
  • Patent number: 11749733
    Abstract: Fin shaping using templates, and integrated circuit structures resulting therefrom, are described. For example, integrated circuit structure includes a semiconductor fin having a protruding fin portion above an isolation structure above a substrate. The protruding fin portion has a vertical portion and one or more lateral recess pairs in the vertical portion. A gate stack is over and conformal with the protruding fin portion of the semiconductor fin. A first source or drain region is at a first side of the gate stack. A second source or drain region is at a second side of the gate stack opposite the first side of the gate stack.
    Type: Grant
    Filed: March 10, 2022
    Date of Patent: September 5, 2023
    Assignee: Intel Corporation
    Inventors: Leonard P. Guler, Biswajeet Guha, Mark Armstrong, William Hsu, Tahir Ghani, Swaminathan Sivakumar
  • Patent number: 11705518
    Abstract: Isolation schemes for gate-all-around (GAA) transistor devices are provided herein Integrated circuit structures including increased transistor source/drain contact area using a sacrificial source/drain layer are provided herein. In some cases, the isolation schemes include changing the semiconductor nanowires/nanoribbons in a targeted channel region between active or functional transistor devices to electrically isolate those active devices. The targeted channel region is referred to herein as a dummy channel region, as it is not used as an actual channel region for an active or functional transistor device. The semiconductor nanowires/nanoribbons in the dummy channel region can be changed by converting them to an electrical insulator and/or by adding dopant that is opposite in type relative to surrounding source/drain material (to create a p-n junction).
    Type: Grant
    Filed: April 15, 2022
    Date of Patent: July 18, 2023
    Assignee: Intel Corporation
    Inventors: Rishabh Mehandru, Stephen M. Cea, Biswajeet Guha, Tahir Ghani, William Hsu
  • Publication number: 20230197818
    Abstract: Methods, integrated circuit devices, and systems are discussed related to combining source and drain etch, cavity spacer formation, and source and drain semiconductor growth into a single lithographic processing step in gate-all-around transistors. Such combined processes are performed separately for NMOS and PMOS gate-all-around transistors by implementing selective masking techniques. The resulting transistor structures have improved cavity spacer integrity and contact to gate isolation.
    Type: Application
    Filed: December 22, 2021
    Publication date: June 22, 2023
    Applicant: Intel Corporation
    Inventors: Nitesh Kumar, William Hsu, Mohammad Hasan, Ritesh Das, Vivek Thirtha, Biswajeet Guha, Oleg Golonzka
  • Patent number: 11679263
    Abstract: Methods and systems for improving headache pain by using feedback mechanisms are provided.
    Type: Grant
    Filed: December 21, 2018
    Date of Patent: June 20, 2023
    Assignee: REALEVE, LLC
    Inventors: William Hsu, Ian Welsford, Mark Van Kerkwyk, Vimel Ganesan
  • Publication number: 20230088753
    Abstract: Gate-all-around integrated circuit structures having a doped subfin, and methods of fabricating gate-all-around integrated circuit structures having a doped subfin, are described. For example, an integrated circuit structure includes a subfin structure having well dopants. A vertical arrangement of horizontal semiconductor nanowires is over the subfin structure. A gate stack is surrounding a channel region of the vertical arrangement of horizontal semiconductor nanowires, the gate stack overlying the subfin structure. A pair of epitaxial source or drain structures is at first and second ends of the vertical arrangement of horizontal semiconductor nanowires.
    Type: Application
    Filed: September 23, 2021
    Publication date: March 23, 2023
    Inventors: Stephen M. Cea, Aaron D. Lilak, Patrick Keys, Cory Weber, Rishabh Mehandru, Anand S. Murthy, Biswajeet Guha, Mohammad Hasan, William Hsu, Tahir Ghani, Chang Wan Han, Kihoon Park, Sabih Omar
  • Patent number: 11594637
    Abstract: Gate-all-around integrated circuit structures having fin stack isolation, and methods of fabricating gate-all-around integrated circuit structures having fin stack isolation, are described. For example, an integrated circuit structure includes a sub-fin structure on a substrate, the sub-fin structure having a top and sidewalls. An isolation structure is on the top and along the sidewalls of the sub-fin structure. The isolation structure includes a first dielectric material surrounding regions of a second dielectric material. A vertical arrangement of horizontal nanowires is on a portion of the isolation structure on the top surface of the sub-fin structure.
    Type: Grant
    Filed: March 27, 2020
    Date of Patent: February 28, 2023
    Assignee: Intel Corporation
    Inventors: Leonard P. Guler, Stephen Snyder, Biswajeet Guha, William Hsu, Urusa Alaan, Tahir Ghani, Michael K. Harper, Vivek Thirtha, Shu Zhou, Nitesh Kumar
  • Patent number: 11588052
    Abstract: Sub-fin isolation schemes for gate-all-around (GAA) transistor devices are provided herein. In some cases, the sub-fin isolation schemes include forming one or more dielectric layers between each of the source/drain regions and the substrate. In some such cases, the one or more dielectric layers include material native to the gate sidewall spacers, for example, or other dielectric material. In other cases, the sub-fin isolation schemes include substrate modification that results in oppositely-type doped semiconductor material under each of the source/drain regions and in the sub-fin. The oppositely-type doped semiconductor material results in the interface between that material and each of the source/drain regions being a p-n or n-p junction to block the flow of carriers through the sub-fin. The various sub-fin isolation schemes described herein enable better short channel characteristics for GAA transistors (e.g.
    Type: Grant
    Filed: August 6, 2018
    Date of Patent: February 21, 2023
    Assignee: Intel Corporation
    Inventors: Biswajeet Guha, William Hsu, Tahir Ghani
  • Patent number: 11569370
    Abstract: An integrated circuit structure comprises a semiconductor fin protruding through a trench isolation region above a substrate. A gate structure is over the semiconductor fin. A plurality of vertically stacked nanowires is through the gate structure, wherein the plurality of vertically stacked nanowires includes a top nanowire adjacent to a top of the gate structure, and a bottom nanowire adjacent to a top of the semiconductor fin. A dielectric material covers only a portion of the plurality of vertically stacked nanowires outside the gate structure, such that one or more one of the plurality of vertically stacked nanowires starting with the top nanowire is exposed from the dielectric material. Source and drain regions are on opposite sides of the gate structure connected to the exposed ones of the plurality of vertically stacked nanowires.
    Type: Grant
    Filed: June 27, 2019
    Date of Patent: January 31, 2023
    Assignee: Intel Corporation
    Inventors: Leonard P. Guler, Vivek Thirtha, Shu Zhou, Nitesh Kumar, Biswajeet Guha, William Hsu, Dax Crum, Oleg Golonzka, Tahir Ghani, Christopher Kenyon
  • Publication number: 20220416027
    Abstract: Gate-all-around integrated circuit structures having nanoribbon sub-fin isolation by backside Si substrate removal etch selective to source and drain epitaxy, are described. For example, an integrated circuit structure includes a plurality of horizontal nanowires above a sub-fin. A gate stack is over the plurality of nanowires and the sub-fin. Epitaxial source or drain structures are on opposite ends of the plurality of horizontal nanowires; and a doped nucleation layer at a base of the epitaxial source or drain structures adjacent to the sub-fin. Where the integrated circuit structure comprises an NMOS transistor, doped nucleation layer comprises a carbon-doped nucleation layer. Where the integrated circuit structure comprises a PMOS transistor, doped nucleation layer comprises a heavy boron-doped nucleation layer.
    Type: Application
    Filed: June 24, 2021
    Publication date: December 29, 2022
    Inventors: William HSU, Biswajeet GUHA, Chung-Hsun LIN, Anand S. MURTHY, Tahir GHANI
  • Publication number: 20220415780
    Abstract: Dummy gate patterning lines, and integrated circuit structures resulting therefrom, are described. For example, an integrated circuit structure includes a first gate line along a first direction. A second gate line is parallel with the first gate line along the first direction. A third gate line extends between and is continuous with the first gate line and the second gate line along a second direction, the second direction orthogonal to the first direction.
    Type: Application
    Filed: June 23, 2021
    Publication date: December 29, 2022
    Inventors: William HSU, Biswajeet GUHA, Mohit K. HARAN, Vadym KAPINUS, Robert BIGWOOD, Nidhi KHANDELWAL, Henning HAFFNER, Kevin FISCHER
  • Publication number: 20220416041
    Abstract: Embodiments disclosed herein include semiconductor devices and methods of making semiconductor devices. In an embodiment, a semiconductor device comprises a substrate, where the substrate is a dielectric material, and a vertical stack of semiconductor channels over the substrate. In an embodiment, the semiconductor device further comprises a source at a first end of the semiconductor channels, a drain at a second end of the semiconductor channels, and a barrier between a bottom surface of the source and the substrate.
    Type: Application
    Filed: June 24, 2021
    Publication date: December 29, 2022
    Inventors: Mohammad HASAN, William HSU, Biswajeet GUHA, Oleg GOLONZKA, Tahir GHANI, Vivek THIRTHA, Nitesh KUMAR
  • Publication number: 20220416042
    Abstract: Gate-all-around integrated circuit structures having reduced gate height structures and subfins, and method of fabricating gate-all-around integrated circuit structures having reduced gate height structures, are described. For example, an integrated circuit structure includes a plurality of horizontal nanowires above a subfin, and an isolation structure on either side of the subfin. A gate stack is over the plurality of nanowires, around individual nanowires, and over the subfin. Gate spacers are on either side of the gate stack, and a dielectric capping material is inside the gate spacers with shoulder portions inside the gate stack.
    Type: Application
    Filed: June 25, 2021
    Publication date: December 29, 2022
    Inventors: William HSU, Leonard P. GULER, Vivek THIRTHA, Nitesh KUMAR, Oleg GOLONZKA, Tahir GHANI
  • Publication number: 20220392808
    Abstract: Gate aligned fin cut for advanced integrated circuit structure fabrication is described. For example, an integrated circuit structure includes a first fin segment having a fin end, and a second fin segment spaced apart from the first fin segment, the second fin segment having a fin end facing the fin end of the first fin segment. A first gate structure is over the first fin segment, the first gate structure substantially vertically aligned with the fin end of the first fin segment. A second gate structure is over the second fin segment, the second gate structure substantially vertically aligned with the fin end of the second fin segment. An isolation structure is laterally between the fin end of the first fin segment and the fin end of the second fin segment.
    Type: Application
    Filed: June 4, 2021
    Publication date: December 8, 2022
    Inventors: Leonard P. GULER, Mohammad HASAN, William HSU, Biswajeet GUHA, Charles H. WALLACE, Tahir GHANI, Sean PURSEL, Tsuan-Chung CHANG
  • Patent number: 11495672
    Abstract: Integrated circuit structures including increased transistor source/drain (S/D) contact area using a sacrificial S/D layer are provided herein. The sacrificial layer, which includes different material from the S/D material, is deposited into the S/D trenches prior to the epitaxial growth of that S/D material, such that the sacrificial layer acts as a space-holder below the S/D material. During S/D contact processing, the sacrificial layer can be selectively etched relative to the S/D material to at least partially remove it, leaving space below the S/D material for the contact metal to fill. In some cases, the contact metal is also between portions of the S/D material. In some cases, the contact metal wraps around the epi S/D, such as when dielectric wall structures on either side of the S/D region are employed. By increasing the S/D contact area, the contact resistance is reduced, thereby improving the performance of the transistor device.
    Type: Grant
    Filed: June 29, 2018
    Date of Patent: November 8, 2022
    Assignee: Intel Corporation
    Inventors: Dax M. Crum, Biswajeet Guha, William Hsu, Stephen M. Cea, Tahir Ghani