Patents by Inventor Won-Suk Yang

Won-Suk Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20020105822
    Abstract: A method for arranging a power supply line in a semiconductor device including a plurality of memory cell array blocks and a semiconductor device are provided in order to supply stable operating voltages, such as a power supply voltage and a ground voltage, to a sense amplifier allocated to each of the plurality of memory cell array blocks.
    Type: Application
    Filed: November 26, 2001
    Publication date: August 8, 2002
    Applicant: Samsung Electronics, Co., Ltd.
    Inventors: Won-suk Yang, Jae-young Lee, Chang-hyun Cho, Ki-nam Kim
  • Publication number: 20020105088
    Abstract: A semiconductor device and manufacturing method thereof include a semiconductor substrate, an interlevel dielectric (ILD) layer formed on the semiconductor substrate, a first contact stud formed in the ILD layer, having a line width of an entrance portion adjacent to the surface of the ILD layer larger than the line width of a contacting portion adjacent to the semiconductor substrate, and a second contact stud spaced apart from the first contact stud and formed in the ILD layer. The semiconductor device further includes a landing pad formed on the ILD layer to contact the surface of the second contact stud, having a line width larger than that of the second contact stud. The second contact stud has a line width of a contacting portion that is the same as that of an entrance portion. Also, at least one spacer comprising an etch stopper material is formed on the sidewalls of the landing pad and the etch stopper is formed on the landing pad.
    Type: Application
    Filed: October 31, 2001
    Publication date: August 8, 2002
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Won-suk Yang, Ki-nam Kim, Hong-sik Jeong
  • Publication number: 20020072250
    Abstract: An integrated circuit device is manufactured by forming an insulating layer on a substrate. A capping layer is formed on the insulating layer and both the capping layer and the insulating layer are patterned. Insulating spacers are formed on sidewalls of the insulating layer so that the insulating spacers, the capping layer, and the substrate enclose the insulating layer.
    Type: Application
    Filed: December 7, 2001
    Publication date: June 13, 2002
    Inventors: Hong-Sik Jeong, Soo-Ho Shin, Won-Suk Yang, Ki-Nam Kim
  • Publication number: 20020060351
    Abstract: A resistor which have a stable resistance value and a method for fabricating the same without increasing the area of a semiconductor integrated circuit. To prevent a dishing phenomenon, the resistor is formed on the dummy gate electrode structure which have been formed in a peripheral circuit region and/or it is formed between a pair of dummy bit line structures. Regardless of a process condition the width and height of the resistor can be determined in a certain range with use of the capping layer and spacers of the dummy gate electrode structure and/or the capping layer and/or spacers of the dummy bit line structure.
    Type: Application
    Filed: July 11, 2001
    Publication date: May 23, 2002
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Soo-Ho Shin, Won-Suk Yang
  • Patent number: 6350649
    Abstract: An etch-stop layer is selectively provided between layers of a multiple-layered circuit so as to allow for outgassing of impurities during subsequent fabrication processes. The etch-stop layer is formed over an underlying stud so as to serve as an alignment target during formation of an overlying stud formed in an upper layer to be coupled to the underlying stud. In this manner multiple-layered circuits, for example memory devices, can be fabricated in relatively dense configurations.
    Type: Grant
    Filed: October 30, 2000
    Date of Patent: February 26, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hong-Sik Jeong, Won-Suk Yang, Ki-Nam Kim
  • Publication number: 20020022360
    Abstract: A semiconductor memory device from which a floating body effect is eliminated and which has enhanced immunity to external noise, and a method of fabricating the same are provided. The memory device includes a semiconductor substrate. A plurality of bit lines are buried in the semiconductor substrate such that the surfaces of the bit lines are adjacent to the surface of the semiconductor substrate. The bit lines are arranged in parallel with one another. A plurality of word lines are formed on the semiconductor substrate so that the word lines cross and are isolated from the bit lines. A plurality of vertical access transistors are formed at individual memory cells where the bit lines and the word lines intersect. Each vertical access transistor includes a first source/drain region, a body region including a vertical channel region and a second source/drain region which are formed sequentially on the bit line.
    Type: Application
    Filed: June 15, 2001
    Publication date: February 21, 2002
    Inventors: Chang-Hyun Kim, Kyung-Ho Kim, Won-suk Yang
  • Patent number: 6337267
    Abstract: A method for fabricating a semiconductor device, wherein a dual damascene metal line is formed utilising a material layer pattern. The material layer pattern has openings to define contact holes both for metal interconnection in the peripheral region and for storage nodes in the cell array region. The material layer pattern is formed on an insulating layer. A second insulating layer is deposited on the material layer pattern. A groove mask pattern is formed and used as an etch stop while etching through the etching is performed at the another insulating layer and stopped at the material layer to form a first opening. Using the material layer pattern, exposed portions of the insulating layer are etched to form a second opening aligned to the first opening and thereby to form a dual damascene opening for a metal line. Metal is deposited in the first and second opening to form dual damascene metal lines.
    Type: Grant
    Filed: July 2, 1999
    Date of Patent: January 8, 2002
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Won-Suk Yang
  • Patent number: 6329249
    Abstract: A method for fabricating a semiconductor device with different gate oxide layers. Oxidation is controlled in accordance with the active area dimension so that oxide grows thin at a wider active width (peripheral region) and grows thickly at a narrower active width (cell array region). A gate pattern is formed on a semiconductor substrate having different active areas. Gate spacers are formed and then active dimension dependent oxidation process is performed to grow the oxide layers differently from one another.
    Type: Grant
    Filed: June 15, 1999
    Date of Patent: December 11, 2001
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-Suk Yang, Ki-Nam Kim, Jai-Hoon Sim, Jae-Kyu Lee
  • Patent number: 6136657
    Abstract: A method for fabricating a semiconductor device with different gate oxide layers is provided. In this method, oxidation is controlled in accordance with the active area dimension so that the oxide grows more thinly at a wider active width in a peripheral region, and grows more thickly at a narrower active width in a cell array region. In this method, a gate pattern is formed over a semiconductor substrate having different active areas. Gate spacer are formed and an active-dimension-dependant oxidation process is then performed to grow oxide layers of different thicknesses in the cell array region and the peripheral region.
    Type: Grant
    Filed: May 20, 1999
    Date of Patent: October 24, 2000
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-Suk Yang, Chang-Hyun Cho, Ki-Nam Kim
  • Patent number: 5358893
    Abstract: An improved isolation method in a semiconductor device of selective polysilicon oxidation (SEPOX) which can create a field oxide layer having a size below the optical resolution and good isolation characteristics. A buffer layer comprised of polysilicon or amorphous silicon is formed on a semiconductor substrate, and then an anti-oxidative pattern with an opening which defines an isolation region exposing a portion of the buffer layer is formed. Then a portion of the exposed buffer layer is isotropically etched in order to form an undercut portion in the lower portion around the opening. Then an anti-oxidative spacer filling the undercut portion is formed on the sidewall of the opening. Thereafter, a field oxide layer is formed by partially oxidizing the portion of the buffer layer exposed by the opening and the semiconductor substrate exposed in the opening. The size of bird's beak is decreased, thereby forming a field oxide layer with good isolation characteristics and small size.
    Type: Grant
    Filed: September 10, 1993
    Date of Patent: October 25, 1994
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-suk Yang, Min-uk Hwang, Chang-gyu Hwang
  • Patent number: 5296410
    Abstract: A method for forming a fine pattern of a semiconductor device, in which a first-to-be-patterned layer is formed on a semiconductor substrate, a photoresist film is coated on the first-to-be-patterned layer, and the photoresist film is patterned and cured to obtain a thermally stable photoresist film pattern. Thereafter, a second material layer is formed on the entire surface of the semiconductor substrate on which the photoresist film pattern is formed, by a low temperature plasma method, and the second material layer is anisotropically etched to thereby form a spacer made of the second material layer on the sidewalls of the photoresist film pattern. A first pattern is formed by anisotropically etching the first-to-be-patterned layer, using the spacer and the photoresist film pattern as an etching mask. The spacer and the photoresist film pattern are then removed. Using the first pattern thus obtained, a fine pattern which is the inverse of the first pattern can be formed.
    Type: Grant
    Filed: December 16, 1992
    Date of Patent: March 22, 1994
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Won-suk Yang