Patents by Inventor Woogeun Rhee

Woogeun Rhee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6211743
    Abstract: A phase-locked loop includes a phase/frequency detector, a charge pump, a loop filter, an oscillator and a feedback circuit coupled between the oscillator and the phase/frequency detector. The loop filter includes a first temperature-variable well resistor and has a gain directly related to resistance of the first resistor. An oscillator coupled to the loop filter includes a voltage-to-current converter that generates a reference current based on the loop filter voltage, and a current-controlled oscillator that generates the output clock based on the value of the reference current. The voltage-to-current converter includes a first transistor that receives the loop filter voltage at a gate and a second temperature-variable well resistor coupled to the source of the first transistor. The oscillator gain is indirectly related to the resistance of the second resistor. The second well resistor and first well resistor have substantially equal resistances and substantially equal temperature coefficients.
    Type: Grant
    Filed: May 19, 1999
    Date of Patent: April 3, 2001
    Assignee: Conexant Systems, Inc.
    Inventors: Woogeun Rhee, Akbar Ali, Matteo Conta
  • Patent number: 6160432
    Abstract: A source-switched or gate-switched charge pump having a cascoded output. A first current-mirror comprised of p-channel CMOS transistors is coupled on one side of an output node and a second current mirror comprised of n-channel CMOS transistors is coupled on the opposite side of the output node. A reference current source is coupled between the current mirrors. A p-channel CMOS cascode transistor is coupled between the first current mirror and the output node, and an n-channel CMOS cascode transistor is coupled between the second current mirror and the output node. A p-channel CMOS transistor switch is coupled to either the source or the gate of the output transistor of the first current mirror and receives a first control signal at its gate. An n-channel CMOS transistor switch is coupled to either the source or the gate of the output transistor of the second current mirror and receives a second control signal at its gate.
    Type: Grant
    Filed: April 30, 1999
    Date of Patent: December 12, 2000
    Assignee: Conexant Systems, Inc.
    Inventors: Woogeun Rhee, Matteo Conta
  • Patent number: 6147561
    Abstract: A phase locked loop (PLL) circuit with time-delayed phase/frequency detector (PFD) input signals and a method for generating high PFD gain in such a circuit is provided. One circuit embodiment includes a first divider, a phase/frequency detector having a plurality of input pairs, a plurality of input signal reference delay elements connected in a series between the first divider and the PFD, a charge pump, a loop filter, a voltage-controlled oscillator (VCO), a second divider, and a plurality of feedback signal delay elements connected in a series. The corresponding method embodiment includes steps for receiving digital input signals with reference frequency and period T in the first divider, dividing the reference frequency by a value R, providing a plurality of time-delayed PFD reference input signals in each period T, dividing the VCO frequency by a value M in the second divider, and providing a plurality of time-delayed PFD feedback input signals in each period T.
    Type: Grant
    Filed: July 29, 1999
    Date of Patent: November 14, 2000
    Assignee: Conexant Systems, Inc.
    Inventors: Woogeun Rhee, Akbar Ali
  • Patent number: 6064272
    Abstract: A phase interpolated frequency synthesizer with on chip tuning includes a voltage controlled oscillator, a fractional-N divider, phase compensation and on chip tuning circuits, a phase detector, and a loop filter. The phase compensation and on chip tuning circuits compensate for the phase lag from the fractional-N divider. The phase compensation circuit can include a series of voltage controlled delay elements with the tuning circuit providing a control voltage.
    Type: Grant
    Filed: July 1, 1998
    Date of Patent: May 16, 2000
    Assignee: Conexant Systems, Inc.
    Inventor: Woogeun Rhee