Patents by Inventor Yi-Chiau Huang

Yi-Chiau Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20130210221
    Abstract: Methods and apparatus for forming a germanium containing film on a patterned substrate are described. The patterned substrate is a silicon, or silicon containing material, and may have a mask material formed on a surface thereof. The germanium containing material is formed selectively on exposed silicon in the recesses of the substrate, and an overburden of at least 50% is formed on the substrate. The germanium containing layer is thermally treated using pulsed laser radiation, which melts a portion of the overburden, but does not melt the germanium containing material in the recesses. The germanium containing material in the recesses is typically annealed, at least in part, by the thermal treatment. The overburden is then removed.
    Type: Application
    Filed: February 13, 2013
    Publication date: August 15, 2013
    Inventors: YI-CHIAU HUANG, Jiping Li, Miao Jin, Bingxi Sun Wood, Errol Antonio C. Sanchez, Yihwan Kim
  • Patent number: 8501594
    Abstract: Embodiments of methods for depositing silicon germanium (SiGe) layers on a substrate are disclosed herein. In some embodiments, the method may include depositing a first layer comprising silicon and germanium (e.g., a seed layer) atop the substrate using a first precursor comprising silicon and chlorine; and depositing a second layer comprising silicon and germanium (e.g., a bulk layer) atop the silicon germanium seed layer using a second precursor comprising silicon and hydrogen. In some embodiments, the first silicon precursor gas may comprise at least one of dichlorosilane (H2SiCl2), trichlorosilane (HSiCl3), or silicon tetrachloride (SiCl4). In some embodiments, the second silicon precursor gas may comprise at least one of silane (SiH4), or disilane (Si2H6).
    Type: Grant
    Filed: June 15, 2010
    Date of Patent: August 6, 2013
    Assignee: Applied Materials, Inc.
    Inventors: Yi-Chiau Huang, Masato Ishii, Errol Sanchez
  • Patent number: 8501600
    Abstract: Methods for depositing germanium-containing layers on silicon-containing layers are provided herein. In some embodiments, a method may include depositing a first layer atop an upper surface of the silicon-containing layer, wherein the first layer comprises predominantly germanium (Ge) and further comprises a lattice adjustment element having a concentration selected to enhance electrical activity of dopant elements, wherein the dopant elements are disposed in at least one of the first layer or in an optional second layer deposited atop of the first layer, wherein the optional second layer, if present, comprises predominantly germanium (Ge). In some embodiments, the second layer is deposited atop the first layer. In some embodiments, the second layer comprises germanium (Ge) and dopant elements.
    Type: Grant
    Filed: July 25, 2011
    Date of Patent: August 6, 2013
    Assignee: Applied Materials, Inc.
    Inventors: Errol Sanchez, Yi-Chiau Huang, David K. Carlson
  • Publication number: 20130026540
    Abstract: Methods and apparatus for forming semiconductor structures are disclosed herein. In some embodiments, a semiconductor structure may include a first germanium carbon layer having a first side and an opposing second side; a germanium-containing layer directly contacting the first side of the first germanium carbon layer; and a first silicon layer directly contacting the opposing second side of the first germanium carbon layer. In some embodiments, a method of forming a semiconductor structure may include forming a first germanium carbon layer atop a first silicon layer; and forming a germanium-containing layer atop the first germanium carbon layer.
    Type: Application
    Filed: August 26, 2011
    Publication date: January 31, 2013
    Applicant: APPLIED MATERIALS, INC.
    Inventors: ERROL ANTONIO C. SANCHEZ, YI-CHIAU HUANG
  • Publication number: 20120306055
    Abstract: A method of forming a doped semiconductor layer on a substrate is provided. A foundation layer having a crystal structure compatible with a thermodynamically favored crystal structure of the doped semiconductor layer is formed on the substrate and annealed, or surface annealed, to substantially crystallize the surface of the foundation layer. The doped semiconductor layer is formed on the foundation layer. Each layer may be formed by vapor deposition processes such as CVD. The foundation layer may be germanium and the doped semiconductor layer may be phosphorus doped germanium.
    Type: Application
    Filed: May 29, 2012
    Publication date: December 6, 2012
    Applicant: Applied Materials, Inc
    Inventors: Yi-Chiau Huang, Errol Antonio C. Sanchez, Xianzhi Tao
  • Publication number: 20120306054
    Abstract: A method of forming a doped semiconductor layer on a substrate is provided. A foundation layer having a crystal structure compatible with a thermodynamically favored crystal structure of the doped semiconductor layer is formed on the substrate and annealed, or surface annealed, to substantially crystallize the surface of the foundation layer. The doped semiconductor layer is formed on the foundation layer. Each layer may be formed by vapor deposition processes such as CVD. The foundation layer may be germanium and the doped semiconductor layer may be phosphorus doped germanium.
    Type: Application
    Filed: May 29, 2012
    Publication date: December 6, 2012
    Applicant: Applied Materials, Inc.
    Inventors: Yi-Chiau Huang, Errol Antonio C. Sanchez, Xianzhi Tao
  • Publication number: 20120077335
    Abstract: Methods for depositing germanium-containing layers on silicon-containing layers are provided herein. In some embodiments, a method may include depositing a first layer atop an upper surface of the silicon-containing layer, wherein the first layer comprises predominantly germanium (Ge) and further comprises a lattice adjustment element having a concentration selected to enhance electrical activity of dopant elements, wherein the dopant elements are disposed in at least one of the first layer or in an optional second layer deposited atop of the first layer, wherein the optional second layer, if present, comprises predominantly germanium (Ge). In some embodiments, the second layer is deposited atop the first layer. In some embodiments, the second layer comprises germanium (Ge) and dopant elements.
    Type: Application
    Filed: July 25, 2011
    Publication date: March 29, 2012
    Applicant: APPLIED MATERIALS, INC.
    Inventors: ERROL SANCHEZ, YI-CHIAU HUANG, DAVID K. CARLSON
  • Publication number: 20110306186
    Abstract: Methods for removing residue from interior surfaces of process chambers are provided herein. In some embodiments, a method of conditioning interior surfaces of a process chamber may include maintaining a process chamber at a first pressure and at a first temperature of less than about 800 degrees Celsius; providing a process gas to the process chamber at the first pressure and the first temperature, wherein the process gas comprises chlorine and nitrogen to remove residue disposed on interior surfaces of the process chamber; and increasing the pressure in the process chamber from the first pressure to a second pressure while continuing to provide the process gas to the process chamber.
    Type: Application
    Filed: June 8, 2011
    Publication date: December 15, 2011
    Applicant: APPLIED MATERIALS, INC.
    Inventors: YI-CHIAU HUANG, DAVID K. CARLSON, ERROL ANTONIO C. SANCHEZ, ZHIYUAN YE
  • Patent number: 8043907
    Abstract: Embodiments of the invention provide memory devices and methods for forming such memory devices. In one embodiment, a method for fabricating a non-volatile memory device on a substrate is provided which includes depositing a first polysilicon layer on a substrate surface, depositing a silicon oxide layer on the first polysilicon layer, depositing a first silicon oxynitride layer on the silicon oxide layer, depositing a silicon nitride layer on the first silicon oxynitride layer, depositing a second silicon oxynitride layer on the silicon nitride layer, and depositing a second polysilicon layer on the second silicon oxynitride layer. In some examples, the first polysilicon layer is a floating gate and the second polysilicon layer is a control gate.
    Type: Grant
    Filed: January 14, 2010
    Date of Patent: October 25, 2011
    Assignee: Applied Materials, Inc.
    Inventors: Yi Ma, Shreyas S. Kher, Khaled Ahmed, Tejal Goyani, Maitreyee Mahajani, Jallepally Ravi, Yi-Chiau Huang
  • Patent number: 7921803
    Abstract: The present invention generally provides method and apparatus for non-contact temperature measurement in a semiconductor processing chamber. Particularly, the present invention provides methods and apparatus for non-contact temperature measurement for temperature below 500° C. One embodiment of the present invention provides an apparatus for processing semiconductor substrates. The apparatus comprises a target component comprises a material with higher emissivity than the one or more substrates.
    Type: Grant
    Filed: September 21, 2007
    Date of Patent: April 12, 2011
    Assignee: Applied Materials, Inc.
    Inventors: Joseph Yudovsky, Brendan McDougall, Ravi Jallepally, Yi-Chiau Huang, Maitreyee Mahajani, Kevin Griffin, Andrew C. Sherman
  • Patent number: 7897208
    Abstract: The present invention generally comprises a silicon dioxide atomic layer deposition method. By providing pyridine as a catalyst, water may be utilized as the oxidization source while depositing at a low temperature. Prior to exposing the substrate to the water, the substrate may be exposed to a pyridine soak process. Additionally, the water may be co-flowed to the chamber with the pyridine through separate conduits to reduce interaction prior to entering the chamber. Alternatively, the pyridine may be co-flowed with a silicon precursor that does not react with pyridine.
    Type: Grant
    Filed: May 26, 2010
    Date of Patent: March 1, 2011
    Assignee: Applied Materials, Inc.
    Inventors: Maitreyee Mahajani, Yi-Chiau Huang, Brendan McDougall
  • Publication number: 20100317177
    Abstract: Embodiments of methods for depositing silicon germanium (SiGe) layers on a substrate are disclosed herein. In some embodiments, the method may include depositing a first layer comprising silicon and germanium (e.g., a seed layer) atop the substrate using a first precursor comprising silicon and chlorine; and depositing a second layer comprising silicon and germanium (e.g., a bulk layer) atop the silicon germanium seed layer using a second precursor comprising silicon and hydrogen. In some embodiments, the first silicon precursor gas may comprise at least one of dichlorosilane (H2SiCl2), trichlorosilane (HSiCl3), or silicon tetrachloride (SiCl4). In some embodiments, the second silicon precursor gas may comprise at least one of silane (SiH4), or disilane (Si2H6).
    Type: Application
    Filed: June 15, 2010
    Publication date: December 16, 2010
    Applicant: APPLIED MATERIALS, INC.
    Inventors: YI-CHIAU HUANG, MASATO ISHII, ERROL SANCHEZ
  • Publication number: 20100227061
    Abstract: The present invention generally comprises a silicon dioxide atomic layer deposition method. By providing pyridine as a catalyst, water may be utilized as the oxidization source while depositing at a low temperature. Prior to exposing the substrate to the water, the substrate may be exposed to a pyridine soak process. Additionally, the water may be co-flowed to the chamber with the pyridine through separate conduits to reduce interaction prior to entering the chamber. Alternatively, the pyridine may be co-flowed with a silicon precursor that does not react with pyridine.
    Type: Application
    Filed: May 26, 2010
    Publication date: September 9, 2010
    Inventors: Maitreyee Mahajani, Yi-Chiau Huang, Brendan McDougall
  • Patent number: 7749574
    Abstract: The present invention generally comprises a silicon dioxide atomic layer deposition method. By providing pyridine as a catalyst, water may be utilized as the oxidization source while depositing at a low temperature. Prior to exposing the substrate to the water, the substrate may be exposed to a pyridine soak process. Additionally, the water may be co-flowed to the chamber with the pyridine through separate conduits to reduce interaction prior to entering the chamber. Alternatively, the pyridine may be co-flowed with a silicon precursor that does not react with pyridine.
    Type: Grant
    Filed: November 14, 2006
    Date of Patent: July 6, 2010
    Assignee: Applied Materials, Inc.
    Inventors: Maitreyee Mahajani, Yi-Chiau Huang, Brendan McDougall
  • Publication number: 20100120235
    Abstract: Embodiments of methods for depositing silicon germanium (SiGe) layers on a substrate are disclosed herein. In some embodiments, the method includes depositing a silicon germanium seed layer atop the substrate using a first precursor comprising silicon and chlorine; and depositing a silicon germanium bulk layer atop the silicon germanium seed layer using a second precursor comprising silicon and hydrogen. In some embodiments, the first silicon precursor gas may comprise at least one of dichlorosilane (H2SiCl2), trichlorosilane (HSiCl3), or silicon tetrachloride (SiCl4). In some embodiments, the second silicon precursor gas may comprise at least one of silane (SiH4), or disilane (Si2H6).
    Type: Application
    Filed: November 13, 2008
    Publication date: May 13, 2010
    Applicant: APPLIED MATERIALS, INC.
    Inventors: Yi-Chiau HUANG, Masato ISHII, Errol SANCHEZ
  • Publication number: 20100102376
    Abstract: Embodiments of the invention provide memory devices and methods for forming such memory devices. In one embodiment, a method for fabricating a non-volatile memory device on a substrate is provided which includes depositing a first polysilicon layer on a substrate surface, depositing a silicon oxide layer on the first polysilicon layer, depositing a first silicon oxynitride layer on the silicon oxide layer, depositing a silicon nitride layer on the first silicon oxynitride layer, depositing a second silicon oxynitride layer on the silicon nitride layer, and depositing a second polysilicon layer on the second silicon oxynitride layer. In some examples, the first polysilicon layer is a floating gate and the second polysilicon layer is a control gate.
    Type: Application
    Filed: January 14, 2010
    Publication date: April 29, 2010
    Applicant: APPLIED MATERIALS, INC.
    Inventors: Yi Ma, Shreyas S. Kher, Khaled Ahmed, Tejal Goyani, Maitreyee Mahajani, Jallepally Ravi, Yi-Chiau Huang
  • Publication number: 20100075488
    Abstract: An apparatus for processing a substrate, comprising a processing chamber and a substrate support and lift pin assembly disposed within the chamber. The substrate support and lift pin assembly are coupled to a lift mechanism that controls positioning of the substrate support and the lift pins and provides rotation for the substrate support. The lift mechanism includes at least one sensor capable of generating a signal when clearance between the substrate support and the lift pins allows rotation of the substrate support to begin. The substrate support capable of concurrent axial motion and rotation may be used in a processing chamber comprising multiple processing zones separated by edge rings. Substrates may be subjected to successive or cyclical processes by moving between the multiple processing zones.
    Type: Application
    Filed: September 15, 2009
    Publication date: March 25, 2010
    Applicant: APPLIED MATERIALS, INC.
    Inventors: Richard O. Collins, Nyi O. Myo, Kevin J. Bautista, John S. Webb, Errol C. Sanchez, Yi-Chiau Huang, Kailash Kiran Patalay, Zhi Yuan Zhou, Wilson Yu
  • Patent number: 7659158
    Abstract: Embodiments of the invention provide memory devices and methods for forming memory devices. In one embodiment, a memory device is provided which includes a floating gate polysilicon layer disposed over source/drain regions of a substrate, a silicon oxynitride layer disposed over the floating gate polysilicon layer, a first aluminum oxide layer disposed over the silicon oxynitride layer, a hafnium silicon oxynitride layer disposed over the first aluminum oxide layer, a second aluminum oxide layer disposed over the hafnium silicon oxynitride layer, and a control gate polysilicon layer disposed over the second aluminum oxide layer. In another embodiment, a memory device is provided which includes a control gate polysilicon layer disposed over an inter-poly dielectric stack disposed over a silicon oxide layer disposed over the floating gate polysilicon layer. The inter-poly dielectric stack contains two silicon oxynitride layers separated by a silicon nitride layer.
    Type: Grant
    Filed: March 31, 2008
    Date of Patent: February 9, 2010
    Assignee: Applied Materials, Inc.
    Inventors: Yi Ma, Shreyas S. Kher, Khaled Ahmed, Tejal Goyani, Maitreyee Mahajani, Jallepally Ravi, Yi-Chiau Huang
  • Publication number: 20090242957
    Abstract: Embodiments of the invention provide memory devices and methods for forming memory devices. In one embodiment, a memory device is provided which includes a floating gate polysilicon layer disposed over source/drain regions of a substrate, a silicon oxynitride layer disposed over the floating gate polysilicon layer, a first aluminum oxide layer disposed over the silicon oxynitride layer, a hafnium silicon oxynitride layer disposed over the first aluminum oxide layer, a second aluminum oxide layer disposed over the hafnium silicon oxynitride layer, and a control gate polysilicon layer disposed over the second aluminum oxide layer. In another embodiment, a memory device is provided which includes a control gate polysilicon layer disposed over an inter-poly dielectric stack disposed over a silicon oxide layer disposed over the floating gate polysilicon layer. The inter-poly dielectric stack contains two silicon oxynitride layers separated by a silicon nitride layer.
    Type: Application
    Filed: March 31, 2008
    Publication date: October 1, 2009
    Inventors: Yi Ma, Shreyas S. Kher, Khaled Ahmed, Tejal Goyani, Maitreyee Mahajani, Jallepally Ravi, Yi-Chiau Huang
  • Patent number: 7572052
    Abstract: The present invention provides a non-destructive method for monitoring and calibrating chamber temperature. One embodiment of the present invention provides a method for measuring temperature comprising forming a target film on a test substrate at a first temperature, wherein the target film has one or more properties responsive to thermal exposure, exposing the target film to an environment at a second temperature in a range higher than the first temperature, measuring the one or more properties of the target film after exposing the target film to the environment at the second temperature, and determining the second temperature according to the measured one or more properties.
    Type: Grant
    Filed: July 10, 2007
    Date of Patent: August 11, 2009
    Assignee: Applied Materials, Inc.
    Inventors: Jallepally Ravi, Maitreyee Mahajani, Yi-Chiau Huang