Patents by Inventor Yong-chul Oh

Yong-chul Oh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090148991
    Abstract: A method of fabricating a semiconductor device having a vertical channel transistor, the method including forming a hard mask pattern on a substrate, forming a preliminary active pillar by etching the substrate using the hard mask pattern as an etch mask, reducing a width of the preliminary active pillar to form an active pillar having a width less than that of the hard mask pattern, forming a lower source/drain region by implanting impurity ions into the substrate adjacent to the active pillar using the hard mask pattern as an ion implantation mask, and forming an upper source/drain region on the active pillar and vertically separated from the lower source/drain region.
    Type: Application
    Filed: December 4, 2008
    Publication date: June 11, 2009
    Inventors: Hyun-Woo Chung, Jae-Man Yoon, Yong-Chul Oh, Hui-Jung Kim, Hyun-Gi Kim, Kang-Uk Kim
  • Publication number: 20090108318
    Abstract: An integrated circuit semiconductor device includes a first transistor formed at a lower substrate and configured with at least one of a vertical transistor and a planar transistor. A bonding insulation layer is formed on the first transistor, and an upper substrate is bonded on the bonding insulation layer. A second transistor configured with at least one of a vertical transistor and a planar transistor is formed at the upper substrate. The first transistor and the second transistor are connected by an interconnection layer.
    Type: Application
    Filed: July 10, 2008
    Publication date: April 30, 2009
    Inventors: Jae-man Yoon, Yong-chul Oh, Hui-jung Kim, Hyun-woo Chung, Kang-uk Kim, Dong-gun Park, Woun-suck Yang
  • Publication number: 20090090947
    Abstract: A semiconductor device includes a substrate having a first area and a second area, a first active structure disposed in the first area, a second active structure disposed in the second area, a first transistor disposed in the first area and a second transistor disposed in the second area. The second active structure may have a height substantially the same as a height of the first active structure. The first transistor includes a first gate structure enclosing an upper portion of the first active structure, a first impurity region formed at a lower portion of the first active structure, and a second impurity region formed at the upper portion of the first active structure. The second transistor includes a second gate structure formed on the second active structure and third impurity regions formed at an upper portion of the second active structure.
    Type: Application
    Filed: September 23, 2008
    Publication date: April 9, 2009
    Inventors: Jae-Man Yoon, Yong-Chul Oh, Hui-Jung Kim, Hyun-Woo Chung, Kang-Uk Kim
  • Patent number: 7501668
    Abstract: An integrated circuit device having a semiconductor substrate includes a gate structure on the semiconductor substrate. Source/drain regions are on opposite sides of the gate structure. A contact pad is on at least one of the source/drain region, and a silicide cap is on a surface of the contact pad opposite the respective source/drain region.
    Type: Grant
    Filed: October 18, 2006
    Date of Patent: March 10, 2009
    Assignee: Samung Electronics Co., Ltd.
    Inventors: Se-Myeong Jang, Yong-chul Oh, Gyo-young Jin
  • Publication number: 20080179693
    Abstract: A semiconductor device includes a first active pattern protruding from a substrate, a second active pattern on the first active pattern, a gate electrode enclosing a sidewall of the second active pattern, a conductive layer pattern on the first active pattern, a first impurity region in the first active pattern, and a second impurity region at a surface portion of the second active pattern. The first active pattern extending along a predetermined direction may have a first region and a second region. The second active pattern may have a pillar structure and the conductive layer pattern may include a metal or a metal compound.
    Type: Application
    Filed: January 15, 2008
    Publication date: July 31, 2008
    Inventors: Hui-Jung Kim, Jae-Man Yoon, Yong-Chul Oh, Hyun-Woo Chung
  • Publication number: 20080173937
    Abstract: A semiconductor device includes a first active pattern including an upper portion and a lower portion formed on a substrate, a second active pattern formed on the first active pattern, and a gate surrounding the second active pattern. The upper portion of the first active pattern has a cross-sectional area substantially larger than that of the lower portion of the first active pattern. The first active pattern has a curved sidewall or a level sidewall. The second active pattern has a pillar structure. The gate provides a channel through the second active pattern.
    Type: Application
    Filed: January 11, 2008
    Publication date: July 24, 2008
    Inventors: Hyun-Woo Chung, Jae-Man Yoon, Yong-Chul Oh, Hui-Jung Kim
  • Publication number: 20080173936
    Abstract: An access device and a semiconductor device are disclosed. The access device includes a vertically oriented channel separating a lower source/drain region and an upper source/drain region, a gate dielectric disposed on the channel, and a unified gate electrode/connection line coupled to the channel across the gate dielectric, wherein the unified gate electrode/connection line comprises a descending lip portion disposed proximate to the gate dielectric and overlaying at least a portion of the lower source/drain region.
    Type: Application
    Filed: December 11, 2007
    Publication date: July 24, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jae-Man YOON, Yong-Chul OH, Hui-Jung KIM, Hyun-Woo CHUNG
  • Patent number: 7329927
    Abstract: Integrated circuit devices are provided including an integrated circuit substrate and a gate on the integrated circuit substrate. The gate has sidewalls. A barrier layer spacer is provided on the sidewalls of the gate. A portion of the barrier layer spacer protrudes from the sidewalls of the gate exposing a lower surface of the barrier layer spacer that faces the integrated circuit substrate. A silicide layer is provided on the portion of the barrier layer spacer protruding from the sidewalls of the gate.
    Type: Grant
    Filed: June 24, 2005
    Date of Patent: February 12, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Se-myeong Jang, Gyo-young Jin, Yong-chul Oh, Hyun-chang Kim
  • Publication number: 20080001235
    Abstract: Integrated circuit devices are provided including an integrated circuit substrate and a gate on the integrated circuit substrate. The gate has sidewalls. A barrier layer spacer is provided on the sidewalls of the gate. A portion of the barrier layer spacer protrudes from the sidewalls of the gate exposing a lower surface of the barrier layer spacer that faces the integrated circuit substrate. A silicide layer is provided on the portion of the barrier layer spacer protruding from the sidewalls of the gate.
    Type: Application
    Filed: September 11, 2007
    Publication date: January 3, 2008
    Inventors: Se-myeong Jang, Gyo-young Jin, Yong-chul Oh, Hyun-chang Kim
  • Patent number: 7307008
    Abstract: Methods of forming a cell pad contact hole on an integrated circuit include forming adjacent gates on an integrated circuit substrate having a source/drain region extending between the gates. Gate spacers are formed on facing sidewalls of the adjacent gates. A cell pad contact hole is formed aligned to the gates and gate spacers that exposes the source/drain region in the integrated circuit substrate. A first poly film is formed in the cell pad contact hole. An ion region is formed in the source/drain region by ion-implanting through the first poly film and a second poly film is formed on the first poly film that substantially fills the cell pad contact hole.
    Type: Grant
    Filed: July 18, 2003
    Date of Patent: December 11, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Chul Oh, Gyo-Young Jin
  • Publication number: 20070190723
    Abstract: Embodiments prevent or substantially reduce diffusion of a P-type impurity into a channel region in a PMOS transistor having a dual gate. Some embodiments include forming a device isolation film on a semiconductor substrate, forming a channel impurity region in an active region of the semiconductor substrate, and forming a gate insulation layer including a silicon oxide layer and a silicon oxide nitride layer on the semiconductor substrate. Also, the embodiments can include forming a polysilicon layer containing an N-type impurity on the gate insulation layer, and forming a gate electrode by selectively ion-implanting a P-type impurity into the polysilicon layer formed in a PMOS transistor region of the circuit region. The embodiments further include forming a conductive metal layer and a gate upper insulation layer on the gate electrode, and forming a gate stack in a gate region.
    Type: Application
    Filed: April 23, 2007
    Publication date: August 16, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Yong-Chul OH, Wook-Je KIM, Nak-Jin SON, Se-Myeong JANG, Gyo-Young JIN
  • Patent number: 7223649
    Abstract: Embodiments prevent or substantially reduce diffusion of a P-type impurity into a channel region in a PMOS transistor having a dual gate. Some embodiments include forming a device isolation film on a semiconductor substrate, forming a channel impurity region in an active region of the semiconductor substrate, and forming a gate insulation layer including a silicon oxide layer and a silicon oxide nitride layer on the semiconductor substrate. Also, the embodiments can include forming a polysilicon layer containing an N-type impurity on the gate insulation layer, and forming a gate electrode by selectively ion-implanting a P-type impurity into the polysilicon layer formed in a PMOS transistor region of the circuit region. The embodiments further include forming a conductive metal layer and a gate upper insulation layer on the gate electrode, and forming a gate stack in a gate region.
    Type: Grant
    Filed: August 18, 2004
    Date of Patent: May 29, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Chul Oh, Wook-Je Kim, Nak-Jin Son, Se-Myeong Jang, Gyo-Young Jin
  • Publication number: 20070037375
    Abstract: An integrated circuit device having a semiconductor substrate includes a gate structure on the semiconductor substrate. Source/drain regions are on opposite sides of the gate structure. A contact pad is on at least one of the source/drain region, and a silicide cap is on a surface of the contact pad opposite the respective source/drain region.
    Type: Application
    Filed: October 18, 2006
    Publication date: February 15, 2007
    Inventors: Se-Myeong Jang, Yong-chul Oh, Gyo-young Jin
  • Patent number: 7144798
    Abstract: An integrated circuit device having a semiconductor substrate includes a gate structure on the semiconductor substrate. Source/drain regions are on opposite sides of the gate structure. A contact pad is on at least one of the source/drain region, and a silicide cap is on a surface of the contact pad opposite the respective source/drain region.
    Type: Grant
    Filed: May 28, 2003
    Date of Patent: December 5, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Se-Myeong Jang, Yong-chul Oh, Gyo-young Jin
  • Publication number: 20060189085
    Abstract: In a method of forming a dual polysilicon gate of a semiconductor device, a polysilicon layer is formed on a substrate divided into an NMOS region and a PMOS region. Then, a p-type impurity is implanted in the PMOS region. A thermal annealing process is performed that causes generation of a compound material at a top surface of the polysilicon layer in the PMOS region as a result of bonding between the p-type impurity and the polysilicon layer. A cleaning process is then performed. During the cleaning process, the compound material decreases an etch rate in the PMOS region, so that a height of the polysilicon layer in the NMOS region is reduced relative to that of the polysilicon layer in the PMOS region. Accordingly, an intended range of a threshold voltage can be obtained by blocking the p-type impurity in the PMOS region from penetrating into a gate insulation layer. Also, by maintaining an increased height of a gate transmission material in the cell region, a resistance increase is thereby prevented.
    Type: Application
    Filed: February 17, 2006
    Publication date: August 24, 2006
    Inventors: Wook-je Kim, Yong-chul Oh
  • Publication number: 20060049455
    Abstract: A method of manufacturing a local recess channel transistor in a semiconductor device. A hard mask layer is formed on a semiconductor substrate that exposes a portion of the substrate. The exposed portion of the substrate is etched using the hard mask layer as an etch mask to form a recess trench. A trench spacer is formed on the substrate along a portion of sidewalls of the recess trench. The substrate along a lower portion of the recess trench is exposed after the trench spacer is formed. The exposed portion of the substrate along the lower portion of the recess trench is doped with a channel impurity to form a local channel impurity doped region surrounding the lower portion of the recess trench. A portion of the local channel impurity doped region surrounding the lower portion of the recess trench is doped with a Vth adjusting impurity to form a Vth adjusting impurity doped region inside the local channel impurity doped region. The width of the lower portion of the recess trench is expanded.
    Type: Application
    Filed: August 25, 2005
    Publication date: March 9, 2006
    Inventors: Se-myeong Jang, Yong-chul Oh, Makoto Yoshida
  • Publication number: 20060046370
    Abstract: A method of manufacturing a MOS transistor with a void-free gate electrode is provided. A gate oxide film may be formed on a semiconductor, and a poly silicon film for a gate electrode may be deposited on the gate oxide film. P-type impurities may be implanted into the poly silicon film, and a thickness of the poly silicon film may be removed by chemical mechanical polishing.
    Type: Application
    Filed: August 25, 2005
    Publication date: March 2, 2006
    Inventors: Yong-chul Oh, Wook-je Kim, Dong-gun Park, Woun-suck Yang
  • Patent number: 6974752
    Abstract: A gate having sidewalls is formed on an integrated circuit substrate. A barrier layer spacer is formed on the sidewalls of the gate. A portion of the barrier layer spacer protrudes from the sidewalls of the gate exposing a lower surface of the barrier layer spacer that faces the integrated circuit substrate. A silicide layer is formed on the portion of the barrier layer spacer protruding from the sidewalls of the gate. Related devices are also provided.
    Type: Grant
    Filed: April 24, 2003
    Date of Patent: December 13, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Se-myeong Jang, Gyo-young Jin, Yong-chul Oh, Hyun-chang Kim
  • Publication number: 20050255653
    Abstract: Integrated circuit devices are provided including an integrated circuit substrate and a gate on the integrated circuit substrate. The gate has sidewalls. A barrier layer spacer is provided on the sidewalls of the gate. A portion of the barrier layer spacer protrudes from the sidewalls of the gate exposing a lower surface of the barrier layer spacer that faces the integrated circuit substrate. A silicide layer is provided on the portion of the barrier layer spacer protruding from the sidewalls of the gate.
    Type: Application
    Filed: June 24, 2005
    Publication date: November 17, 2005
    Inventors: Se-myeong Jang, Gyo-young Jin, Yong-chul Oh, Hyun-chang Kim
  • Patent number: 6875649
    Abstract: Integrated circuit devices including an isolation region are provided. The devices include an integrated circuit substrate and a trench in the integrated circuit substrate that defines an active region of the integrated circuit device. A silicon layer is provided on the integrated circuit substrate that extends over an edge of the trench and along an upper portion of a first sidewall of the trench. An insulating material is positioned adjacent the silicon layer that extends across some, or all, of the trench to define the isolation region. Methods of forming such integrated circuit devices are also provided.
    Type: Grant
    Filed: October 15, 2003
    Date of Patent: April 5, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-chul Oh, Gyo-young Jin