Patents by Inventor Yong-Suk Choi

Yong-Suk Choi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8593319
    Abstract: An image sensor includes a delta-sigma analog-to-digital converter (ADC) including a delta-sigma modulator (DSM) and a voltage adjusting circuit. The DSM is configured to perform delta-sigma modulation on an analog signal from a unit pixel. The delta-sigma ADC is configured to convert the analog signal to a digital signal. The voltage adjusting circuit includes a replica inverter having a same configuration as at least one inverter included in the DSM. The voltage adjusting circuit is configured to adjust a power supply voltage and an input voltage provided to the at least one inverter based on a current flowing in the replica inverter.
    Type: Grant
    Filed: September 12, 2012
    Date of Patent: November 26, 2013
    Assignees: Samsung Electronics Co., Ltd., Industry-Academic Cooperation Foundation, Yonsei University
    Inventors: Min-Ho Kwon, Seog-Heon Ham, Jeong-Jin Roh, Jae-Jin Yeo, Yong-Suk Choi, Gun-Hee Han
  • Publication number: 20130162857
    Abstract: An image sensor includes a delta-sigma analog-to-digital converter (ADC) including a delta-sigma modulator (DSM) and a voltage adjusting circuit. The DSM is configured to perform delta-sigma modulation on an analog signal from a unit pixel. The delta-sigma ADC is configured to convert the analog signal to a digital signal. The voltage adjusting circuit includes a replica inverter having a same configuration as at least one inverter included in the DSM. The voltage adjusting circuit is configured to adjust a power supply voltage and an input voltage provided to the at least one inverter based on a current flowing in the replica inverter.
    Type: Application
    Filed: September 12, 2012
    Publication date: June 27, 2013
    Applicants: Industry-Academic Cooperation Foundation, Yonsei University, SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Min-Ho KWON, Seog-Heon HAM, Jeong-Jin ROH, Jae-Jin YEO, Yong-Suk CHOI, Gun-Hee HAN
  • Publication number: 20120181607
    Abstract: A semiconductor device includes an active region in a substrate, first to third gate structures crossing the active region and sequentially arranged parallel to each other, a first doped region in the active region between the first and second gate structures and having a first horizontal width and a first depth, and a second doped region in the active region between the second and third gate structures and having a second horizontal width and a second depth. The second horizontal width is larger than the first horizontal width and the second depth is shallower than the first depth. A distance between the first and second gate structures adjacent to each other is smaller than that between the second and third gate structures adjacent to each other. Related fabrication methods are also described.
    Type: Application
    Filed: January 17, 2012
    Publication date: July 19, 2012
    Inventors: Ji-Do Ryu, Hee-Seog Jeon, Hyun-Khe Yoo, Yong-Suk Choi
  • Patent number: 7973314
    Abstract: A semiconductor device has a first semiconductor layer including a first circuit, a second semiconductor layer disposed on the first semiconductor layer and having a second circuit, and a via extending through portions of the first and second semiconductor layers and by which the first and second circuits are electrically connected. One of the circuits is a logic circuit and the other of the circuits is a memory circuit. The semiconductor device is manufactured by fabricating transistors of the logic and memory circuits on respective substrates, stacking the substrates, and electrically connecting the logic and memory circuits with a via.
    Type: Grant
    Filed: May 8, 2008
    Date of Patent: July 5, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Jin Yang, Jeong-Uk Han, Yong-Tae Kim, Yong-Suk Choi, Hyok-Ki Kwon
  • Patent number: 7855410
    Abstract: According to one embodiment, a semiconductor memory device can be generally characterized as including a gate insulating layer on a semiconductor substrate, a floating gate on the gate insulating layer and a word line disposed on one side of the floating gate. A first side of the floating gate facing the word line may include a projecting portion projecting toward the word line. A tip of the projecting portion may include a corner that extends substantially perpendicularly with respect to a top surface of the semiconductor substrate.
    Type: Grant
    Filed: July 7, 2008
    Date of Patent: December 21, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Jin Yang, Jeong-Uk Han, Yong-Suk Choi, Hyok-Ki Kwon, Bae-Seong Kwon
  • Patent number: 7791573
    Abstract: An etching solution for a multiple layer of copper and molybdenum includes: about 5% to about 30% by weight of a hydrogen peroxide; about 0.5% to about 5% by weight of an organic acid; about 0.2% to about 5% by weight of a phosphate; about 0.2% to about 5% by weight of a first additive having nitrogen; about 0.2% to about 5% by weight of a second additive having nitrogen; about 0.01% to about 1.0% by weight of a fluoric compound; and de-ionized water making a total amount of the etching solution 100% by weight.
    Type: Grant
    Filed: July 22, 2008
    Date of Patent: September 7, 2010
    Assignees: LG Display Co., Ltd, Dongwoo Fine-Chem Co., Ltd.
    Inventors: Seong-Su Kim, Yong-Suk Choi, Gee-Sung Chae, Gyoo-Chul Jo, Oh-Nam Kwon, Kyoung-Mook Lee, Yong-Sup Hwang, Seung-Yong Lee
  • Publication number: 20100219469
    Abstract: A mask read-only memory (ROM) cell structure includes buried gate electrodes, common source regions under the gate electrodes, common drain regions extending between upper portions of adjacent ones of the gate electrodes, and two vertical channel regions on opposite sides, respectively, of each of the gate electrodes. The channel regions are selectively coded such that the cell transistors are on or off depending on whether the channel region of the transistor is coded. To this end, selected ones of the channel regions of the mask ROM structure are coded by forming ion implantation regions that differentiate the threshold voltages of the thus coded channel regions from the non-coded channel regions. The coding process may thus be carried out using a shallow ion implantation process. Accordingly, a relatively thin mask for coding may be used, and the ion implantation process may be carried out at a relatively low energy level.
    Type: Application
    Filed: February 25, 2010
    Publication date: September 2, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hong-Kook Min, Yong-Suk Choi, Sung-Kyoo Park
  • Publication number: 20100103744
    Abstract: A non-volatile memory device includes a memory cell array with a plurality of unit memory cells arranged in a matrix pattern, each of the unit memory cells having first and second non-volatile memory transistors sharing a common source, and a selection transistor connected between the common source and one of the first and second non-volatile memory transistors, a first word line coupled to control gates of the first non-volatile memory transistors arranged in a column direction of the memory cell array, a second word line coupled to control gates of the second non-volatile memory transistors arranged in the column direction of the memory cell array, a selection line coupled to gates of the selected transistors arranged in the column direction of the memory cell array, and at least one bit line coupled to drains of the first and second non-volatile memory transistors.
    Type: Application
    Filed: October 23, 2009
    Publication date: April 29, 2010
    Inventors: Seung-jin Yang, Jeong-uk Han, Yong-tae Kim, Yong-suk Choi, Bae-seong Kwon
  • Publication number: 20100097638
    Abstract: Provided are a scan data processing method and apparatus. The method includes: performing a wireless communication connection with a predetermined user device during a scan mode; detecting user profile information corresponding to a user address of the predetermined user device; and controlling scan data based on the user profile information.
    Type: Application
    Filed: July 2, 2009
    Publication date: April 22, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dong-woo Lee, Ji-won Jeong, Yong-suk Choi
  • Publication number: 20100001328
    Abstract: A bonding pad having an anti-pad peeling-off structure is disclosed. In a method of forming the bonding pad, after a metal pad layer is formed, a slit is formed in the metal pad layer. A protecting layer is formed on the metal pad layer. The protecting layer is partially removed to expose the metal pad such that a portion of the protecting layer remains in the slits to be connected to the main protecting layer. The protecting layer formed in the slit is connected to the protecting layer such that the residual protecting layer pattern buffer when physical impacts are generated, to prevent peeling-off of the metal pad layer.
    Type: Application
    Filed: July 7, 2009
    Publication date: January 7, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung-Jin Yang, Jeong-Uk Han, Yong-Tae Kim, Yong-Suk Choi, Bae-Seong Kwon
  • Patent number: 7642593
    Abstract: a nonvolatile memory device Includes an active region defined in a semiconductor substrate and a control gate electrode crossing over the active region. A gate insulating layer is interposed between the control gate electrode and the active reigon. A floating gate is formed in the active region to penetrate the control gate electrode and extend to a predetermined depth into the semiconductor substrate. A tunnel insulating layer is successively interposed between the control gate electrode and the floating gate, and between the semiconductor substrate and the floating gate. The floating gate may be formed after a trench is formed by sequentially etching a control gate conductive layer and the semiconductor substrate, and a tunnel insulating layer is formed on the trench and sidewalls of the control gate conductive layer. The floating gate is formed in the trench to extend into a predetermined depth into the semiconductor substrate.
    Type: Grant
    Filed: January 26, 2007
    Date of Patent: January 5, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Suk Choi, Jeong-Uk Han, Hee-Seog Jeon, Yong-Tae Kim, Seung-Jin Yang, Hyok-Ki Kwon
  • Publication number: 20090278192
    Abstract: A semiconductor device includes a tunnel insulation layer pattern, a charge trapping layer pattern, a blocking layer pattern and a gate structure. The tunnel insulation layer pattern is formed on a substrate. The charge trapping layer pattern is formed on the tunnel insulation layer pattern. The blocking layer pattern is formed on the substrate and extends up onto and covers the charge trapping layer pattern. The gate surrounds an upper portion of the charge trapping layer pattern so as to face towards and upper surface and opposite side surfaces of the charge trapping layer pattern.
    Type: Application
    Filed: May 1, 2009
    Publication date: November 12, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Yong-Suk CHOI, Jeong-Uk HAN, Yong-Tae KIM, Seung-Jin YANG, Hyok-Ki KWON
  • Patent number: 7602008
    Abstract: Non-volatile memory devices and methods for fabricating non-volatile memory devices are disclosed. More specifically, split gate memory devices are provided having frameworks that provide increased floating gate coupling ratios, thereby enabling enhanced programming and erasing efficiency and performance.
    Type: Grant
    Filed: December 14, 2007
    Date of Patent: October 13, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Taeg Kang, Hyok-Ki Kwon, Bo Young Seo, Seung Beom Yoon, Hee Seog Jeon, Yong-Suk Choi, Jeong-Uk Han
  • Patent number: 7599498
    Abstract: Disclosed herein is an apparatus for producing 3D sound. The apparatus includes a determination unit, a mono sound spreading unit, a stereo sound spreading unit, a selection unit, and a 3D sound accelerator. The determination unit receives a source sound file and determines whether the source sound file is mono or stereo. The mono sound spreading unit converts the source sound into pseudo-stereo sound and performs sound spreading on the pseudo-stereo sound, if the source sound is determined to be mono. The stereo sound spreading unit performs sound spreading on the source sound, if the source sound is determined to be stereo. The selection unit receives the output of the mono sound spreading unit or stereo sound spreading unit, and transfers the output to headphones if the headphone reproduction has been selected.
    Type: Grant
    Filed: July 7, 2005
    Date of Patent: October 6, 2009
    Assignee: Emersys Co., Ltd
    Inventors: Poong-Min Kim, Hyun-Suk Kim, Jin-Wook Kim, Dong-Woo Lee, In-Ho Lee, Yong-Suk Choi, Jeong-Mo Koo, Myung-Cheol Lee, Dong-Sun Shin, Jong-Woo Kim
  • Publication number: 20090189210
    Abstract: A semiconductor flash memory device. The flash memory device includes a floating gate electrode disposed in a recess having slanted sides in a semiconductor substrate. A gate insulation film is interposed between the floating gate electrode and the semiconductor substrate. A control gate electrode is disposed over the floating gate electrode. The floating gate electrode includes projections adjacent to the slanted sides of the recess.
    Type: Application
    Filed: April 1, 2009
    Publication date: July 30, 2009
    Inventors: Yong-Suk Choi, Jeong-Uk Han, Hee-Seog Jeon, Scung-Jin Yang, Ilyok-Ki Kwon
  • Patent number: 7554150
    Abstract: A non-volatile memory device includes isolation layers, a cell trench, a floating gate, a common source region and a word line. The isolation layers define an active region of a substrate. The cell trench is formed in the active region. The cell trench extends in a first direction. The floating gate is formed on the active region and in the cell trench. The common source region is formed on the active region adjacent a second side face of the floating gate and extends in a second direction substantially perpendicular to the first direction. The word line is formed on the active region, which is adjacent to a first side face of the floating gate opposite to the second side face, and the isolation layers and in the cell trench. The word line extends in the second direction.
    Type: Grant
    Filed: May 17, 2007
    Date of Patent: June 30, 2009
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Hong-Kook Min, Yong-Suk Choi, Hyok-Ki Kwon
  • Patent number: 7531410
    Abstract: A semiconductor flash memory device. The flash memory device includes a floating gate electrode disposed in a recess having slanted sides in a semiconductor substrate. A gate insulation film is interposed between the floating gate electrode and the semiconductor substrate. A control gate electrode is disposed over the floating gate electrode. The floating gate electrode includes projections adjacent to the slanted sides of the recess.
    Type: Grant
    Filed: December 29, 2006
    Date of Patent: May 12, 2009
    Assignee: Samsung Electronic Co., Ltd.
    Inventors: Yong-Suk Choi, Jeong-Uk Han, Hee-Seog Jeon, Seung-Jin Yang, Hyok-Ki Kwon
  • Publication number: 20090008696
    Abstract: According to one embodiment, a semiconductor memory device can be generally characterized as including a gate insulating layer on a semiconductor substrate, a floating gate on the gate insulating layer and a word line disposed on one side of the floating gate. A first side of the floating gate facing the word line may include a projecting portion projecting toward the word line. A tip of the projecting portion may include a corner that extends substantially perpendicularly with respect to a top surface of the semiconductor substrate.
    Type: Application
    Filed: July 7, 2008
    Publication date: January 8, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung-Jin YANG, Jeong-Uk HAN, Yong-Suk CHOI, Hyok-Ki KWON, Bae-Seong KWON
  • Publication number: 20080286974
    Abstract: An etching solution for a multiple layer of copper and molybdenum includes: about 5% to about 30% by weight of a hydrogen peroxide; about 0.5% to about 5% by weight of an organic acid; about 0.2% to about 5% by weight of a phosphate; about 0.2% to about 5% by weight of a first additive having nitrogen; about 0.2% to about 5% by weight of a second additive having nitrogen; about 0.01% to about 1.0% by weight of a fluoric compound; and de-ionized water making a total amount of the etching solution 100% by weight.
    Type: Application
    Filed: July 22, 2008
    Publication date: November 20, 2008
    Inventors: Seong-Su Kim, Yong-Suk Choi, Gee-Sung Chae, Gyoo-Chul Jo, Oh-Nam Kwon, Kyoung-Mook Lee, Yong-Sup Hwang, Seung-Yong Lee
  • Publication number: 20080283873
    Abstract: A semiconductor device has a first semiconductor layer including a first circuit, a second semiconductor layer disposed on the first semiconductor layer and having a second circuit, and a via extending through portions of the first and second semiconductor layers and by which the first and second circuits are electrically connected. One of the circuits is a logic circuit and the other of the circuits is a memory circuit. The semiconductor device is manufactured by fabricating transistors of the logic and memory circuits on respective substrates, stacking the substrates, and electrically connecting the logic and memory circuits with a via.
    Type: Application
    Filed: May 8, 2008
    Publication date: November 20, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung-Jin YANG, Jeong-Uk HAN, Yong-Tae KIM, Yong-Suk CHOI, Hyok-Ki KWON