Patents by Inventor Young-Jin Noh

Young-Jin Noh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150279955
    Abstract: Tunnel insulation layer structures and methods of manufacturing the same are disclosed. The tunnel insulation layer structures may include a first tunnel insulation layer, a second tunnel insulation layer, a third tunnel insulation layer, a fourth tunnel insulation layer and a fifth tunnel insulation layer. The first tunnel insulation layer on a substrate has a first band gap energy. The second tunnel insulation layer on the first tunnel insulation layer has a second band gap energy which is lower than the first band gap energy. The third tunnel insulation layer on the second tunnel insulation layer has a third band gap energy which is higher than the second band gap energy. The fourth tunnel insulation layer on the third tunnel insulation layer has a fourth band gap energy which is lower than the third band gap energy. The fifth tunnel insulation layer on the fourth tunnel insulation layer has a fifth band gap energy which is higher than the fourth band gap energy.
    Type: Application
    Filed: March 11, 2015
    Publication date: October 1, 2015
    Inventors: Eun-Yeoung CHOI, Young-Jin NOH, Bi-O KIM, Kwang-Min PARK, Jae-Young AHN, Ju-Mi YUN, Jae-Ho CHOI, Ki-Hyun HWANG
  • Publication number: 20150261024
    Abstract: An electro-optic modulator includes an electro-optic sensor layer including a liquid crystal stabilized by a polymer network having a three-dimensional mesh structure that extends from a first surface of the electro-optic sensor layer to second surface of the electro-optic sensor layer opposite the first surface, a transparent electrode layer on the first surface of the electro-optic sensor layer, and a reflective layer on the second surface of the electro-optic sensor layer. A thin film transistor (TFT) array test apparatus includes a light source, an electro-optic modulator including an electro-optic sensor layer formed of a polymer network liquid crystal (PNLC), a power supply that applies a voltage between a transparent electrode layer of the electro-optic modulator and a plurality of pixel electrodes, and a reflected light sensor that measures light reflected from the electro-optic modulator.
    Type: Application
    Filed: January 14, 2015
    Publication date: September 17, 2015
    Inventors: Chi-youn Chung, Young-jin Noh, Eun-ah Park, Ji-min Lee, Sung-mo Gu
  • Publication number: 20150194440
    Abstract: A nonvolatile memory device includes a gate structure including inter-gate insulating patterns that are vertically stacked on a substrate and gate electrodes interposed between the inter-gate insulating patterns, a vertical active pillar connected to the substrate through the gate structure, a charge-storing layer between the vertical active pillar and the gate electrode, a tunnel insulating layer between the charge-storing layer and the vertical active pillar, and a blocking insulating layer between the charge-storing layer and the gate electrode. The charge-storing layer include first and second charge-storing layers that are adjacent to the blocking insulating layer and the tunnel insulating layer, respectively. The first charge-storing layer includes a silicon nitride layer, and the second charge-storing layer includes a silicon oxynitride layer.
    Type: Application
    Filed: November 12, 2014
    Publication date: July 9, 2015
    Inventors: Young-Jin Noh, Bio Kim, Kwangmin Park, Jaeyoung Ahn, SeungHyun Lim, JaeHo Choi, Jumi Yun, Ji-Hoon Choi
  • Publication number: 20150110953
    Abstract: A touch panel includes a substrate including at least one concave part, and a transparent electrode formed in the concave part to detect a position.
    Type: Application
    Filed: December 23, 2014
    Publication date: April 23, 2015
    Inventors: Young Sun YOU, Yong Jin LEE, Kyoung Hoon CHAI, Dong Youl LEE, Young Jin NOH, Sun Young LEE
  • Patent number: 8963877
    Abstract: Disclosed are a technology capable of improving printing properties and a structure of a touch window manufactured by the same. The touch window according to the present invention comprises: a sensing electrode pattern layer formed on a transparent window and including sensing electrodes which are patterned; and wiring parts connected to the sensing electrodes, wherein the touch window further comprises dummy circuit patterns spaced apart from the wiring parts.
    Type: Grant
    Filed: May 25, 2012
    Date of Patent: February 24, 2015
    Assignee: LG Innotek Co., Ltd.
    Inventors: Dong Kyoung Lim, Yong Jin Lee, Young Jin Noh, Bong Jun Park, Jin Bok Chang, Dong Min Kim, Chang Ken Lee
  • Publication number: 20130299220
    Abstract: Provided is a touch panel. The touch panel includes a substrate and an electrode member disposed on the substrate. The electrode member includes a base material for electrode having first and second surfaces opposite to each other, a first electrode disposed on the first surface, and a second electrode disposed on the second surface.
    Type: Application
    Filed: December 20, 2011
    Publication date: November 14, 2013
    Applicant: LG INNOTEK CO., LTD.
    Inventors: Dong Youl Lee, Young Jin Noh, Young Sun You, Sun Young Lee, Yong Jin Lee, Kyoung Hoon Chai
  • Publication number: 20130293792
    Abstract: A touch panel includes a substrate including at least one concave part, and a transparent electrode formed in the concave part to detect a position.
    Type: Application
    Filed: January 10, 2012
    Publication date: November 7, 2013
    Applicant: LG INNOTEK CO., LTD.
    Inventors: Young Sun You, Yong Jin Lee, Kyoung Hoon Chai, Dong Youl Lee, Young Jin Noh, Sun Young Lee
  • Publication number: 20130279138
    Abstract: Provided is a method for manufacturing a touch panel. In the method, a substrate is prepared, a transparent electrode is formed on the substrate, an interconnection electrode material is applied to the substrate by printing, an interconnection electrode is formed by drying the interconnection electrode material, and a circuit board is disposed on the interconnection electrode.
    Type: Application
    Filed: January 3, 2012
    Publication date: October 24, 2013
    Applicant: LG INNOTEK CO., LTD.
    Inventors: Dong Youl Lee, Young Sun You, Kyoung Hoon Chai, Young Jin Noh, Yong Jin Lee, Sun Young Lee
  • Publication number: 20130181944
    Abstract: A touch panel according to the embodiment includes a substrate; a first electrode formed on the substrate in a first direction and including a plurality of sensor parts and connection parts connecting the sensor parts with each other; and a second electrode formed in a second direction crossing the first direction while being insulated from the first electrode and including a plurality of sensor parts and connection parts connecting the sensor parts with each other. The sensor parts and the connection parts include transparent conductive materials, and the connection parts have resistance lower than resistance of the sensor parts in at least one of the first and second electrodes.
    Type: Application
    Filed: July 13, 2011
    Publication date: July 18, 2013
    Applicant: LG INNOTEK CO., LTD.
    Inventors: Dong Youl Lee, Yong Jin Lee, Young Sun You, Kyoung Hoon Chai, Young Jin Noh
  • Patent number: 8481387
    Abstract: In a method of forming an insulation structure, at least one oxide layer is formed on an object by at least one oxidation process, and then at least one nitride layer is formed from the oxide layer by at least one nitration process. An edge portion of the insulation structure may have a thickness substantially the same as that of a central portion of the insulation structure so that the insulation structure may have a uniform thickness and improved insulation characteristics. When the insulation structure is employed as a tunnel insulation layer of a semiconductor device, the semiconductor device may have enhanced endurance and improved electrical characteristics because a threshold voltage distribution of cells in the semiconductor device may become uniform.
    Type: Grant
    Filed: July 22, 2011
    Date of Patent: July 9, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Geun Jee, Young-Jin Noh, Bon-Young Koo, Chul-Sung Kim, Hun-Hyeoung Leam, Woong Lee
  • Publication number: 20130140061
    Abstract: Disclosed are a technology capable of improving printing properties and a structure of a touch window manufactured by the same. The touch window according to the present invention comprises: a sensing electrode pattern layer formed on a transparent window and including sensing electrodes which are patterned; and wiring parts connected to the sensing electrodes, wherein the touch window further comprises dummy circuit patterns spaced apart from the wiring parts.
    Type: Application
    Filed: May 25, 2012
    Publication date: June 6, 2013
    Applicant: LG INNOTEK CO., LTD.
    Inventors: Yong Jin Lee, Young Jin Noh, Bong Jun Park, Jin Bok Chang, Dong Min Kim, Chang Ken Lee
  • Publication number: 20110275190
    Abstract: In a method of forming an insulation structure, at least one oxide layer is formed on an object by at least one oxidation process, and then at least one nitride layer is formed from the oxide layer by at least one nitration process. An edge portion of the insulation structure may have a thickness substantially the same as that of a central portion of the insulation structure so that the insulation structure may have a uniform thickness and improved insulation characteristics. When the insulation structure is employed as a tunnel insulation layer of a semiconductor device, the semiconductor device may have enhanced endurance and improved electrical characteristics because a threshold voltage distribution of cells in the semiconductor device may become uniform.
    Type: Application
    Filed: July 22, 2011
    Publication date: November 10, 2011
    Inventors: Jung-Geun JEE, Young-Jin Noh, Bon-Young Koo, Chul-Sung Kim, Hun-Hyeoung Leam, Woong Lee
  • Patent number: 8008154
    Abstract: Methods of forming an insulating film include forming an insulating film on a substrate. A first impurity is injected into the insulating film using a thermal process under a first set of processing conditions to form a first impurity concentration peak in a lower portion of the insulating film. A second impurity is injected into the insulating film using the thermal process under a second set of processing conditions, different from the first set of processing conditions, to form a second impurity concentration peak in an upper portion of the insulating film. Injecting the first impurity and injecting the second impurity may be carried out without using plasma and the first impurity concentration peak may be higher than the second impurity concentration peak.
    Type: Grant
    Filed: August 8, 2008
    Date of Patent: August 30, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Jin Noh, Bon-Young Koo, Si-Young Choi, Ki-Hyun Hwang, Chul-Sung Kim, Sung-Kweon Baek, Jin-Hwa Heo
  • Patent number: 8008214
    Abstract: In a method of forming an insulation structure, at least one oxide layer is formed on an object by at least one oxidation process, and then at least one nitride layer is formed from the oxide layer by at least one nitration process. An edge portion of the insulation structure may have a thickness substantially the same as that of a central portion of the insulation structure so that the insulation structure may have a uniform thickness and improved insulation characteristics. When the insulation structure is employed as a tunnel insulation layer of a semiconductor device, the semiconductor device may have enhanced endurance and improved electrical characteristics because a threshold voltage distribution of cells in the semiconductor device may become uniform.
    Type: Grant
    Filed: December 15, 2006
    Date of Patent: August 30, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Geun Jee, Young-Jin Noh, Bon-Young Koo, Chul-Sung Kim, Hun-Hyeoung Leam, Woong Lee
  • Patent number: 7893482
    Abstract: A semiconductor device includes a semiconductor substrate having a surface, buried isolation regions protruding from the surface of the semiconductor substrate, and a first insulating layer on the surface of the semiconductor substrate between the isolation regions and including a fluorine, nitrogen, and/or heavy hydrogen impurity. A floating electrode is on the first insulating layer, a second insulating layer is on the floating electrode and the isolation regions, and a control gate electrode is on the second insulating layer. Related methods of forming semiconductor devices are also disclosed.
    Type: Grant
    Filed: April 22, 2009
    Date of Patent: February 22, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chul-sung Kim, Young-jin Noh, Bon-young Koo, Sung-kweon Baek
  • Patent number: 7799639
    Abstract: Fabrication of a nonvolatile memory device includes sequentially forming a tunnel oxide layer, a first conductive layer, and a nitride layer on a semiconductor substrate. A stacked pattern is formed from the tunnel oxide layer, the first conductive layer, and the nitride layer and a trench is formed in the semiconductor substrate adjacent to the stacked pattern. An oxidation process is performed to form a sidewall oxide layer on a sidewall of the trench and the first conductive layer. Chlorine is introduced into at least a portion of the stacked pattern subjected to the oxidation process. Introducing Cl into the stacked pattern may at least partially cure defects that are caused therein during fabrication of the structure.
    Type: Grant
    Filed: May 20, 2008
    Date of Patent: September 21, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-jin Noh, Si-Young Choi, Bon-young Koo, Ki-hyun Hwang, Chul-sung Kim, Sung-kweon Baek
  • Patent number: 7608509
    Abstract: In a semiconductor device and a method of manufacturing the semiconductor device, preliminary isolation regions having protruded upper portions are formed on a substrate to define an active region. After an insulation layer is formed on the active region, a first conductive layer is formed on the insulation layer. The protruded upper portions of the preliminary isolation regions are removed to form isolation regions on the substrate and to expose sidewalls of the first conductive layer, and compensation members are formed on edge portions of the insulation layer. The compensation members may complement the edge portions of the insulation layer that have thicknesses substantially thinner than that of a center portion of the insulation layer, and may prevent deterioration of the insulation layer. Furthermore, the first conductive layer having a width substantially greater than that of the active region may enhance a coupling ratio of the semiconductor device.
    Type: Grant
    Filed: July 27, 2006
    Date of Patent: October 27, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chul-Sung Kim, Yu-Gyun Shin, Bon-Young Koo, Sung-Kweon Baek, Young-Jin Noh
  • Patent number: 7585729
    Abstract: A method of manufacturing a non-volatile memory device, includes forming a tunnel isolation layer comprising an oxynitride on a substrate by a simultaneous oxidation and nitridation treatment in which an oxidation process and a nitridation process are simultaneously performed using a processing gas including oxygen and nitrogen. The method further includes performing first and second heat treatments to remove defect sites from the tunnel isolation layer in gas atmospheres including nitrogen (N) and chlorine (Cl), respectively and forming a gate structure on the tunnel isolation layer after the second heat treatment, and forming source/drain regions at surface portions of the substrate adjacent to the gate structure.
    Type: Grant
    Filed: October 5, 2007
    Date of Patent: September 8, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Kweon Baek, Bon-Young Koo, Chul-Sung Kim, Jung-Geun Jee, Young-Jin Noh
  • Publication number: 20090206383
    Abstract: A semiconductor device includes a semiconductor substrate having a surface, buried isolation regions protruding from the surface of the semiconductor substrate, and a first insulating layer on the surface of the semiconductor substrate between the isolation regions and including a fluorine, nitrogen, and/or heavy hydrogen impurity. A floating electrode is on the first insulating layer, a second insulating layer is on the floating electrode and the isolation regions, and a control gate electrode is on the second insulating layer. Related methods of forming semiconductor devices are also disclosed.
    Type: Application
    Filed: April 22, 2009
    Publication date: August 20, 2009
    Inventors: Chul-sung KIM, Young-jin NOH, Bon-young KOO, Sung-kweon BAEK
  • Publication number: 20090203190
    Abstract: A method of forming a mask stack pattern and a method of manufacturing a flash memory device including an active area having rounded corners are provided. The method of manufacture including forming a mask stack pattern defining an active region, the mask stack pattern having a pad oxide layer formed on a semiconductor substrate, a silicon nitride layer formed on the pad oxide layer and a stack oxide layer formed on the silicon nitride layer, oxidizing a surface of the semiconductor substrate exposed by the mask stack pattern and lateral surfaces of the silicon nitride layer such that corners of the active region are rounded, etching the semiconductor substrate having an oxidized surface to form a trench in the semiconductor substrate, forming a device isolation oxide layer in the trench, removing the silicon nitride layer from the semiconductor substrate, and forming a gate electrode in a portion where the silicon nitride layer is removed.
    Type: Application
    Filed: January 26, 2009
    Publication date: August 13, 2009
    Inventors: Young-jin Noh, Si-young Choi, Bon-young Koo, Ki-hyun Hwang, Chul-sung Kim, Sung-kweon Baek, Jin-hwa Heo