Modified Facet Etch to Prevent Blown Gate Oxide and Increase Etch Chamber Life
A modified facet etch is disclosed to prevent blown gate oxide and increase etch chamber life. The modified facet etch is a two-stage process. The first stage is a plasma sputter etch to form a facet profile. The first stage etch is terminated prior to reaching the target depth for the etching process. The second stage etch is a reactive ion etch which directionally follows the facet profile to reach the target depth.
Latest MICRON TECHNOLOGY, INC. Patents:
- Stack of Horizontally Extending and Vertically Overlapping Features, Methods of Forming Circuitry Components, and Methods of Forming an Array of Memory Cells
- Assemblies Comprising Memory Cells and Select Gates; and Methods of Forming Assemblies
- APPARATUSES AND METHODS FOR DETERMINING WAFER DEFECTS
- ENCODING AND COMPRESSING BITS WITH WRITE-X FEATURE IN CXL
- Microelectronic devices with nitrogen-rich insulative structures
This application is a Divisional of U.S. application Ser. No. 10/887,049 filed Jul. 8, 2004, now U.S. Pat. No. 7,262,136, issued Aug. 28, 2007, which is a Continuation of U.S. application Ser. No. 09/854,975 filed May 14, 2001, now U.S. Pat. No. 6,762,125, issued Jul. 13, 2004, all applications hereby incorporated herein by reference.
FIELD OF THE INVENTIONThis invention relates to semiconductor manufacture, and more particularly to facet etching useful for improving subsequent dielectric layer step coverage.
BACKGROUND OF THE INVENTIONA major goal of any dielectric deposition system is good step coverage. Step coverage refers to the ability of subsequent layers to evenly cover layers (“steps”) already present on the substrate. Facet etches are frequently used to provide superior step coverage. The standard facet etch uses a high energy argon ion which physically bombards the material being etched and thereby etches the oxide at an angle to allow subsequent material to have the best step coverage possible. However, if the argon ions etch through the oxide and reach metal or another conductor, they disperse their energy into the metal line or other conductor. This energy finds its way to a ground through a weak spot in the gate oxide thereby resulting in a blown gate.
In sputter etching, ions which impinge on horizontal surfaces have a minimal effect on etch rate and profile. However, the sputter yield of the etch at the corners is approximately four times that of the etch rate of a horizontal surface, thereby creating an extreme etch profile. The effect is the wearing away of the corners of a feature at approximately 45 degree angles. The material removed by the sputter etch is redeposited along the sides of the feature and along the surface of the substrate.
An issue associated with sputter etching is that some of the sputtered material redeposits frequently on the inside surfaces of the etching chamber. This redeposited material must be removed at intervals, thereby taking the etching chamber off-line.
SUMMARY OF THE INVENTIONThe process of the present invention employs a two-step etching sequence wherein an insulating layer deposited on top of a plurality of conductive structures is first etched by a high energy inert gas ion to physically sputter the oxide material and form a faceted etch. The first step etch is terminated prior to reaching a predetermined target depth. The second step etch is conducted with a reactant gas to further remove the insulating material down to the target depth.
In a preferred embodiment, the method of the invention comprises forming a first layer comprising an insulating material superjacent a substrate comprising a plurality of conductive structures, at least some of the conductive structures being placed apart to form spaces between the conductive structures, such that the first layer forms in at least some of the spaces between the conductive structures and the first layer is formed to a thickness at least equal to the target depth. Next, the first layer is etched by directing a plasma of an inert gas at the first layer formed in at least some of the spaces between the conductive structures. The plasma is of sufficient energy to sputter material from the first layer thereby forming a facet etch in the first layer formed in the spaces between the conductive structures. The first etch is terminated when the first layer has been etched to a predetermined depth which is less than the target depth. Next, the first layer is etched, in a second etch, by contacting the first layer with a reactive chemical gas/plasma. The second etch is terminated when the first layer has been etched to the target depth.
Various other features, objects and advantages of the present invention will be made apparent from the following detailed description and the drawings.
BRIEF DESCRIPTION OF THE DRAWINGSPreferred embodiments of the invention are described below with reference to the following accompanying drawings, which are for illustrative purposes only. Throughout the following views, reference numerals will be used in the drawings, and the same reference numerals will be used throughout the several views and in the description to indicate same or like parts.
In the following detailed description, references made to the accompanying drawings which form a part hereof and in which is shown by way of illustration specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized and that structural, logical and electrical changes may be made without departing from the spirit and scope of the present invention.
Conductive structures 12 can be any conductive element of semiconductor device 1 but are typically metal lines, runners, leads or interconnects. Conductive structures 12 typically comprise at least one of titanium, tungsten, tantalum, molybdenum, aluminum, copper, gold, silver, nitrides thereof and silicides thereof.
The substrate 10 includes any semiconductor-based structure having a silicon base. The base of substrate 10 is to be understood as including silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, previous process steps may have been used to form regions or junctions in the base semiconductor structure or foundation. Typically, the substrate 10 will comprise at least one layer of material deposited on top of the silicon base. In one preferred embodiment, the uppermost layer of material of substrate 10, which contacts conductive structures 12, will be a dielectric material such as silicon dioxide or boron phosphosilicate glass (BPSG).
A first layer 16 is formed over the substrate 10 and conductive structures 12 as shown in
As shown in
A facet etch is performed to provide a lower aspect opening for subsequent layers as shown in
The walls of the reactor are grounded to allow for a return RF path. This chamber configuration is generally referred to as a Reactive Ion Etcher (R.I.E.). The RF power source acts to create a plasma condition within the chamber, thereby allowing for the creation of charged particles or ions 40.
Due to the physics of the RF powered electrode, a direct current self-bias voltage condition is created at the semiconductor device 1 location. This self-bias condition acts to direct the charged particles or ions 40 toward the semiconductor device 1 in a direction perpendicular to the device surface 1.
If the pressure is in a range being slightly less than 30 mtorr, the mean free path of the charged particles or ions 40 will be great enough to allow for physical sputtering of dielectric material 17 when the ions 40 impinge on the surface of the first layer 12. It is important to note that a wide variety of systems and parameters can be used to effect a facet etch, as long as the pressure limit is not violated. As the pressure nears and exceeds 30 mtorr, the results of the process are effected.
Typical parameters for facet etching using an Applied Materials 5000 Series equipment are as follows:
RF power: 300-700 watts
pressure: 10-30 mtorr
etchant: 30-70 sccm.
The facet etch is performed for a time sufficient to obtain holes with sloping sides 42 in first layer 16 as shown in
Subsequent to the termination of the facet etch, a chemical reactive ion etch (RIE) is performed on first layer 16. The RIE is a directional etch which removes dielectric material 17 along the profile established by the facet etch. The RIE is terminated when sufficient dielectric material 17 is removed to reach the target depth 53. This two-stage etch therefore results in a profiled etch of the desired depth.
As shown in
As is typical with any sputter process, some of the sputtered dielectric material redeposits onto the interior surfaces of the etching chamber. The sputtered material which redeposits onto the chamber surfaces gradually builds up to a depth sufficient to impair the operation of the etching chamber. At that time, the etching chamber must be taken off-line for cleaning and reconditioning. An additional benefit to the current two-stage process is that the second stage reactive ion etch also etches the material building up on the chamber surfaces. As such, the etching chamber is at least partially cleaned on-line and the time between off-line cleaning and reconditioning is greatly extended.
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
Claims
1. An intermediate for a semiconductor device, the intermediate comprising:
- a substrate comprising a plurality of conductive structures, at least some of the conductive structures being placed apart to form spaces between the conductive structures;
- an exposed layer of insulating material which is in direct contact with the substrate and in at least some of the spaces between the conductive structures, wherein the semiconductor device requires a facet etch to a target depth in the exposed layer; and,
- a facet etch in the exposed layer having a predetermined depth which is less than the target depth.
2. The intermediate of claim 1 wherein the exposed layer comprises silicon dioxide or boron phosphosilicate glass.
3. The intermediate of claim 1 wherein the conductive structures form at least one of metal lines, interconnects and leads.
4. The intermediate of claim 1 wherein the conductive structures comprise at least one of titanium, tungsten, tantalum, molybdenum, aluminum, copper, gold, silver, nitrides thereof and silicides thereof.
5. The intermediate of claim 1 wherein the predetermined depth is no more than about 150 Å less than the target depth.
6. The intermediate of claim 1 wherein the predetermined depth is no more than about 100 Å less than the target depth.
7. The intermediate of claim 1 wherein the predetermined depth is about 50 Å less than the target depth.
8. An intermediate for a semiconductor device that requires a facet etch to a target depth in an exposed layer of insulating material, the intermediate comprising:
- a substrate comprising a plurality of conductive structures, at least some of the conductive structures being placed apart to form spaces between the conductive structures;
- an exposed layer of insulating material which is in direct contact with the substrate and in at least some of the spaces between the conductive structures; and,
- an intermediate facet etch in the exposed layer having a predetermined depth which is less than the target depth, wherein the intermediate facet etch was formed by a sputter etching method.
9. The intermediate of claim 8 wherein the exposed layer comprises silicon dioxide or boron phosphosilicate glass.
10. The intermediate of claim 8 wherein the conductive structures form at least one of metal lines, interconnects and leads.
11. The intermediate of claim 8 wherein the conductive structures comprise at least one of titanium, tungsten, tantalum, molybdenum, aluminum, copper, gold, silver, nitrides thereof and silicides thereof.
12. The intermediate of claim 8 wherein the predetermined depth is no more than about 150 Å less than the target depth.
13. The intermediate of claim 8 wherein the predetermined depth is no more than about 100 Å less than the target depth.
14. The intermediate of claim 8 wherein the predetermined depth is about 50 Å less than the target depth.
15. The intermediate of claim 8 wherein the sputter etching method comprises etching the exposed layer by directing a plasma beam at the exposed layer formed in at least some of the spaces between the conductive structures, wherein the plasma is of sufficient energy to sputter material from the exposed layer and the plasma is an ion of an inert gas.
16. A method of making a semiconductor device that requires a facet etch to a target depth in an exposed layer of insulating material, the method comprising:
- providing an the intermediate comprising: a substrate comprising a plurality of conductive structures, at least some of the conductive structures being placed apart to form spaces between the conductive structures; an exposed layer of insulating material which is in direct contact with the substrate and in at least some of the spaces between the conductive structures; and, an intermediate facet etch in the exposed layer having a predetermined depth which is less than the target depth, wherein the intermediate facet etch was formed by a sputter etching method;
- etching the exposed layer by contacting the exposed layer with a reactive chemical gas/plasma; and
- terminating the etch when the exposed layer has been etched to the target depth.
17. The method of claim 16 wherein the exposed layer comprises silicon dioxide or boron phosphosilicate glass.
18. The method of claim 16 wherein the conductive structures form at least one of metal lines, interconnects and leads.
19. The method of claim 16 wherein the conductive structures comprise at least one of titanium, tungsten, tantalum, molybdenum, aluminum, copper, gold, silver, nitrides thereof and silicides thereof.
20. The method of claim 16 wherein the predetermined depth is no more than about 150 Å less than the target depth.
21. The method of claim 16 wherein the predetermined depth is no more than about 100 Å less than the target depth.
22. The method of claim 16 wherein the predetermined depth is about 50 Å less than the target depth.
Type: Application
Filed: Aug 16, 2007
Publication Date: Dec 6, 2007
Applicant: MICRON TECHNOLOGY, INC. (Boise, ID)
Inventors: William Polinsky (Boise, ID), Thomas Kari (Boise, ID), Mark Bossler (Meridian, ID)
Application Number: 11/839,766
International Classification: H01L 21/302 (20060101); H01L 29/00 (20060101);