Split Gate Non-Volatile Flash Memory Cell Having A Floating Gate, Control Gate, Select Gate And An Erase Gate With An Overhang Over The Floating Gate, Array And Method Of Manufacturing
An improved split gate non-volatile memory cell is made in a substantially single crystalline substrate of a first conductivity type, having a first region of a second conductivity type, a second region of the second conductivity type, with a channel region between the first region and the second region in the substrate. The cell has a select gate above a portion of the channel region, a floating gate over another portion of the channel region, a control gate above the floating gate and an erase gate adjacent to the floating gate. The erase gate has an overhang extending over the floating gate. The ratio of the dimension of the overhang to the dimension of the vertical separation between the floating gate and the erase gate is between approximately 1.0 and 2.5, which improves erase efficiency.
The present invention relates to a non-volatile flash memory cell which has a select gate, a floating gate, a control gate, and an erase gate having an overhang with the floating gate in a certain dimensional ratio. The present invention also relates to an array of such flash memory cells, and methods of manufacturing such cell and array.
BACKGROUND OF THE INVENTIONSplit gate non-volatile flash memory cells having a select gate, a floating gate, a control gate and an erase gate are well known in the art. See for example U.S. Pat. No. 6,747,310. An erase gate having an overhang over the floating gate is also well know in the art. See for example, U.S. Pat. No. 5,242,848. Both of the foregoing disclosures are incorporated herein by reference in their entirety.
Heretofore, the prior art has failed to teach or disclose that an overhang of the erase gate to the floating gate within certain limitations enhances the erase efficiency.
Accordingly, it is one of the objectives of the present invention to improve the erase efficiency of such a cell by certain dimensional relationship between the erase gate and the floating gate.
SUMMARY OF THE INVENTIONIn the present invention, a split gate non-volatile memory cell is made in a substantially single crystalline substrate of a first conductivity type, having a first region of a second conductivity type, a second region of the second conductivity type, with a channel region between the first region and the second region in the substrate. The cell has a select gate insulated and spaced apart from a first portion of the channel region. The cell further has a floating gate insulated and spaced apart from a second portion of the channel region. The floating gate has a first end closest to the select gate and a second end furthest away from the select gate. An erase gate is insulated and spaced apart from the substrate and is closest to the second end of the floating gate. A control gate is insulated and spaced apart from the floating gate, the select gate and the erase gate and is positioned above the floating gate and is between the erase gate and the select gate. The erase gate further has two electrically connected portions: a first portion laterally adjacent to and insulated from the second end of the floating gate and a second portion overlying and insulated from the floating gate and is adjacent to the control gate. The second portion of the erase gate is separated from the floating gate by a first length measured in a direction substantially perpendicular to the direction from the first region to the second region. The second portion of the erase gate has an end closest to the control gate, and the first portion of the erase gate has an end closest to the floating gate. The second portion of the erase gate overlies the floating gate by a second length measured from the end of the second portion of the erase gate closest to the control gate to the end of the first portion of the erase gate closest to the floating gate in a direction substantially perpendicular to the first length direction. Finally, the ratio of the second length to the first length is between approximately 1.0 and 2.5.
The present invention also relates to an array of the foregoing memory cells.
Referring to
Positioned above, and spaced apart and insulated from the substrate 12 is a select gate 20, also known as the word line 20. The select gate 20 is positioned over a first portion of the channel region 18. The first portion of the channel region 18, immediately abuts the first region 14. Thus, the select gate 20 has little or no overlap with the first region 14. A floating gate 22 is also positioned above and is spaced apart and is insulated from the substrate 12. The floating gate 22 is positioned over a second portion of the channel region 18 and a portion of the second region 16. The second portion of the channel region 18 is different from the first portion of the channel region 18. Thus, the floating gate 22 is laterally spaced apart and is insulated from and is adjacent to the select gate 20. An erase gate 24 is positioned over and spaced apart from the second region 16, and is insulated from the substrate 12. The erase gate 24 is laterally insulated and spaced apart from the floating gate 22. The select gate 20 is to one side of the floating gate 22, with the erase gate 24 to another side of the floating gate 22. Finally, positioned above the floating gate 22 and insulated and spaced apart therefrom is a control gate 26. The control gate 26 is insulated and spaced apart from the erase gate 24 and the select gate 20 and is positioned between the erase gate 24 and the select gate 20. Thus far, the foregoing description of the memory cell 10 is disclosed in U.S. Pat. No. 6,747,310.
In the improvement of the present invention, the erase gate 24 has a portion that overhangs the floating gate 22. This is shown in greater detail in
As described in U.S. Pat. No. 6,747,310, the memory cell 10 erases by electrons tunneling through the Fowler-Nordheim mechanism, from the floating gate 22 to the erase gate. Further, to improve the erase mechanism, the floating gate 22 may have a sharp corner closest to the erase gate 24 to enhance the local electrical field during erase and in turn enhance the flow of electrons from the corner of the floating gate 22 to the erase gate 24. It has been found that erase efficiency is enhanced when the ratio of “EG Overhang” to “Tox” is between approximately 1.0 and 2.5. This is shown in
There are two embodiments of the memory cell 10 of the present invention. The select gate 20 of the memory cell 10 is separated from the floating gate by an insulating region W1. In the first embodiment of the memory cell 10, the region W1 is silicon dioxide. This is called the cell 10 option A. In the second embodiment of the memory cell 10, the region W1 is a composite layer comprising silicon dioxide, silicon nitride, and silicon dioxide, and this embodiment is called the cell 10 option B.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
The operations of program, read and erase and in particular the voltages to be applied may be the same as those as set forth in U.S. Pat. No. 6,747,310, whose disclosure is incorporated herein by reference in its entirety.
However, the operating conditions may also be different. For example, for erase operation, the following voltages may be applied.
During erase, a negative voltage on the order of −6 to −9 volts may be applied to the select control gate 26. In that event, the voltage applied to the select erase gate 24 may be lowered to approximately 7-9 volts. The “overhang” of the erase gate 24 shields the tunneling barrier from the negative voltage applied to the select control gate 26.
For programming, the following voltages may be applied.
During programming, the selected cell is programmed through efficient hot-electron injection with the portion of the channel under the floating gate in inversion. The medium voltage of 3-6 volts is applied to the select SL to generate the hot electrons. The select control gate 26 and erase gate 24 are biased to a high voltage (6-9 volts) to utilize the high coupling ratio and to maximize the voltage coupling to the floating gate. The high voltage coupled to the floating gate induces FG channel inversion and concentrates lateral field in the split area to generate hot electrons more effectively. In addition, the voltages provide a high vertical field to attract hot electron into the floating gate and reduce injection energy barrier.
For reading, the following voltages may be applied.
During read, depending upon the balance between program and read operations, the voltages on the select control gate 26 and the select erase gate 24 can be balanced because each is coupled to the floating gate. Thus, the voltages applied to each of the select control gate 26 and select erase gate 24 can be a combination of voltages ranging from 0 to 3.7V to achieve optimum window. In addition, because voltage on the select control gate is unfavorable due to the RC coupling, voltages on the select erase gate 24 can result in a faster read operation.
Claims
1. A non-volatile memory cell in a substantially single crystalline substrate of a first conductivity type, having a first region of a second conductivity type, a second region of the second conductivity type, with a channel region between the first region and the second region in the substrate; a select gate insulated and spaced apart from a first portion of the channel region; a floating gate insulated and spaced apart from a second portion of the channel region; the floating gate having a first end closest to the select gate and a second end furthest away from the select gate; an erase gate insulated and spaced apart from the substrate closest to the second end of the floating gate; a control gate insulated and spaced apart from the floating gate, the select gate and the erase gate and positioned above the floating gate and is between the erase gate and the select gate, wherein the improvement comprising:
- the erase gate having two electrically connected portions: a first portion laterally adjacent to and insulated from the second end of the floating gate and a second portion overlying and insulated from the floating gate and adjacent to the control gate;
- wherein the second portion of the erase gate being separated from the floating gate by a first length measured in a direction substantially perpendicular to the direction from the first region to the second region;
- wherein the second portion of the erase gate has an end closest to the control gate, and the first portion of the erase gate has an end closest to the floating gate;
- wherein the second portion of the erase gate overlies the floating gate by a second length measured from the end of the second portion of the erase gate closest to the control gate to the end of the first portion of the erase gate closest to the floating gate in a direction substantially perpendicular to the first length direction; and
- wherein the ratio of the second length to the first length is between approximately 1.0 and 2.5.
2. The cell of claim 1 wherein said two portions of the erase gate are monolithically formed.
3. The cell of claim 1 wherein said two portions of the erase gate are two separate portions electrically connected together.
4. The cell of claim 2 wherein said floating gate has a sharp corner, said corner being at the second end of the floating gate closest to the first portion of the erase gate.
5. The cell of claim 4 wherein the corner facilitates electron flow from the floating gate to the erase gate during the erase operation.
6. The cell of claim 2 wherein said floating gate is insulated and spaced apart from a portion of the second region and said erase gate is insulated and spaced apart from the second region.
7. The cell of claim 6 wherein the first portion of the channel region over which the select gate is insulated and spaced apart from abuts the first region.
8. The cell of claim 2 wherein said select gate is separated from the first end of the floating gate by a composite insulating material.
9. The cell of claim 8 wherein the composite insulating material is silicon dioxide and silicon nitride.
10. The cell of claim 2 wherein said select gate is separated from the first end of the floating gate by a homogeneous insulating material.
11. The cell of claim 10 wherein said homogeneous insulating material is silicon dioxide.
12. An array of non-volatile memory cells comprising:
- a substrate of a substantially single crystalline material of a first conductivity type;
- a plurality of non-volatile memory cells arranged in a plurality of rows and columns, with each cell having:
- a first region of a second conductivity type in the substrate;
- a second region of the second conductivity type in the substrate;
- a channel region between the first region and the second region in the substrate;
- a select gate insulated and spaced apart from a first portion of the channel region;
- a floating gate insulated and spaced apart from a second portion of the channel region, the floating gate having a first end closest to the select gate and a second end furthest away from the select gate;
- an erase gate insulated and spaced apart from the substrate closest to the second end of the floating gate;
- a control gate insulated and spaced apart from the floating gate, the select gate and the erase gate and positioned above the floating gate and is between the erase gate and the select gate;
- wherein the erase gate has two electrically connected portions: a first portion laterally adjacent to and insulated from the second end of the floating gate and a second portion overlying and insulated from the floating gate and adjacent to the control gate;
- wherein the second portion of the erase gate being separated from the floating gate by a first length measured in a direction substantially perpendicular to the direction from the first region to the second region;
- wherein the second portion of the erase gate has an end closest to the control gate, and the first portion of the erase gate has an end closest to the floating gate, wherein the second portion of the erase gate overlies the floating gate by a second length measured from the end of the second portion of the erase gate to the end of the first portion of the erase gate in a direction substantially perpendicular to the first length direction;
- wherein the ratio of the second length to the first length is between approximately 1.0 and 2.5;
- wherein cells adjacent to one another on one side have a common first region and cells adjacent to one another on another side have a common second region.
13. The array of claim 12 wherein cells adjacent to one another on another side have a common erase gate.
14. The array of claim 13 wherein said two portions of the erase gate are monolithically formed.
15. The array of claim 12 wherein said two portions of the erase gate are two separate portions electrically connected together.
16. The array of claim 14 wherein said floating gate has a sharp corner, said corner being at the second end of the floating gate closest to the first portion of the erase gate.
17. The array of claim 16 wherein the corner is for facilitating electron flow from the floating gate to the erase gate during the erase operation.
18. The array of claim 14 wherein said floating gate is insulated and spaced apart from a portion of the second region and said erase gate is insulated and spaced apart from the second region.
19. The array of claim 18 wherein the first portion of the channel region over which the select gate is insulated and spaced apart from abuts the first region.
20. The array of claim 12 wherein said select gate is separated from the first end of the floating gate by a composite insulating material.
21. The array of claim 20 wherein said composite insulating material is silicon dioxide and silicon nitride.
22. The array of claim 12 wherein said select gate is separated from the first end of the floating gate by a homogeneous insulating material.
23. The array of claim 22 wherein said homogeneous insulating material is silicon dioxide.
Type: Application
Filed: Aug 6, 2007
Publication Date: Feb 12, 2009
Inventors: Xian Liu (Sunnyvale, CA), Amitay Levi (Cupertino, CA), Alexander Kotov (Sunnyvale, CA), Yuri Tkachev (Sunnyvale, CA), Viktor Markov (Sunnyvale, CA), James Yingbo Jia (Fremont, CA), Chien-Sheng Su (Saratoga, CA), Yaw Wen Hu (Cupertino, CA)
Application Number: 11/834,574
International Classification: H01L 29/788 (20060101);