With Pn Junction Gate (e.g., Pn Homojunction Gate) (epo) Patents (Class 257/E29.312)
  • Publication number: 20100289067
    Abstract: A III-N device is described has a buffer layer, a first III-N material layer on the buffer layer, a second III-N material layer on the first III-N material layer on an opposite side from the buffer layer and a dispersion blocking layer between the buffer layer and the channel layer. The first III-N material layer is a channel layer and a compositional difference between the first III-N material layer and the second III-N material layer induces a 2DEG channel in the first III-N material layer. A sheet or a distribution of negative charge at an interface of the channel layer and the dispersion blocking layer confines electrons away from the buffer layer.
    Type: Application
    Filed: May 14, 2009
    Publication date: November 18, 2010
    Applicant: TRANSPHORM INC.
    Inventors: Umesh Mishra, Lee McCarthy, Nicholas Fichtenbaum
  • Publication number: 20100207126
    Abstract: A MOSFET driver compatible JFET device is disclosed. The JFET device can include a gate contact, a drain contact, and a source contact. The JFET device can further include a first gate region of semiconductor material adjacent the gate contact and a second region of semiconductor material adjacent the first gate region. The first gate region and the second gate region can form a first p-n junction between the first gate region and the second gate region. The JFET device can further include a channel region of semiconductor material adjacent the source contact. The channel region and the second gate region can form a second p-n junction between the second gate region and the channel region.
    Type: Application
    Filed: February 12, 2010
    Publication date: August 19, 2010
    Applicant: UNIVERSITY OF SOUTH CAROLINA
    Inventors: Enrico Santi, Zhiyang Chen, Alexander Grekov
  • Publication number: 20100187576
    Abstract: A surface component film (2) is etched using a resist (3) as a mask, and the surface component film (2) is patterned according to the shape of an aperture (3a). This results in a step portion (4) having the same shape as the aperture (3a), with the sidewall (4a) of the step portion (4) exposed through the aperture (3a). The aperture (3a) is spin-coated with a shrink agent, reacted at a first temperature, and developed to shrink the aperture (3a). To control the shrinkage with high accuracy, in the first round of reaction, the aperture is shrunk by, for example, about half of the desired shrinkage. The aperture (3a) is further spin-coated with a shrink agent, reacted at a second temperature, and developed to shrink the aperture (3a). In this embodiment, the second-round shrink process will result in the desired aperture length. The second temperature is adjusted based on the shrinkage in the first round.
    Type: Application
    Filed: March 26, 2010
    Publication date: July 29, 2010
    Applicant: FUJITSU LIMITED
    Inventors: Kozo Makiyama, Ken Sawada
  • Publication number: 20100171118
    Abstract: Junction field-effect transistors (JFETs) having insulator-isolated source/drain regions and fabrication methods therefor are disclosed here. In SOI JFETs and bulk silicon JFETs having junction isolated source and drain regions from the body region, the junction leakage current is one of the leakage components of the off-state leakage current and consequently limits the on-off switching performance. In particular, for short-channel devices (for example, sub-100 nm and/or sub-65 nm devices), the leakage currents are especially pronounced. The techniques herein introduced include JFET with an insulating spacer such that the source and drain regions are insulator isolated from the body region. In one embodiment, the source and drain regions of the transistor are insulator isolated by silicon dioxide thus reducing the source-drain to body junction leakage current and improved on-off performance.
    Type: Application
    Filed: January 8, 2009
    Publication date: July 8, 2010
    Inventors: Samar Kanti Saha, Ashok K. Kapoor
  • Publication number: 20100163934
    Abstract: A method for fabricating a junction field effect transistor includes the steps of the type I semiconductor at the base thereof being doped with the type II semiconductor to form a type II well with a hole; then, a drive-in process of the type II semiconductor is performed to allow the implant dosage of the type II well getting less gradually from the surroundings of the hole toward the center of the hole; and finally, the gate, the source and the drain of the junction field effect transistor being formed successively on the type II well. The implant dosage at the hole, which is acted as a channel, is determined in accordance with the preset size of the hole during the type II well being formed such that it is capable being compatible with the output voltages of different junction field effect transistors to achieve the purpose of the adjustment of the pinch-off voltage of the junction field effect transistor without the need of the mask and the manufacturing process.
    Type: Application
    Filed: April 3, 2009
    Publication date: July 1, 2010
    Applicant: Richtek Technology Corp.
    Inventor: Chih-Feng Huang
  • Publication number: 20100155789
    Abstract: A low noise (1/f) junction field effect transistor (JFET) is disclosed, wherein multiple implants push a conduction path of the transistor away from the surface of a layer upon which the transistor is formed. In this manner, current flow in the conduction path is less likely to be disturbed by defects that may exist at the surface of the layer, thereby mitigating (1/f) noise.
    Type: Application
    Filed: February 26, 2010
    Publication date: June 24, 2010
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Pinghai Hao, Imran Khan, Joe Trogolo
  • Publication number: 20100133593
    Abstract: A junction field effect transistor includes a channel region, a gate region coupled to the channel region, a well tap region coupled to the gate region and the channel region, and a well region coupled to the well tap region and the channel region. A double gate operation is achieved by this structure as a voltage applied to the gate region is also applied to the well region through the well tap region in order to open the channel from both the gate region and the well region.
    Type: Application
    Filed: December 2, 2008
    Publication date: June 3, 2010
    Applicant: DSM Solutions, Inc.
    Inventor: Srinivasa R. Banna
  • Patent number: 7713804
    Abstract: A JFET structure with self-aligned metal source, drain and gate contacts with very low resistivity and very small feature sizes. Small source, drain and gate openings are etched in a thin dielectric layer which has a thickness set according to the desired source, gate and drain opening sizes, said dielectric layer having a nitride top layer. Metal is deposited on top of said dielectric layer to fill said openings and the metal is polished back to the top of the dielectric layer to achieve thin source, drain and gate contacts. Some embodiments include an anti-leakage poly-silicon layer lining the contact holes and all embodiments where spiking may occur include a barrier metal layer.
    Type: Grant
    Filed: November 24, 2008
    Date of Patent: May 11, 2010
    Assignee: SuVolta, Inc.
    Inventors: Madhukar B. Vora, Ashok K. Kapoor
  • Publication number: 20100110595
    Abstract: An input surge suppression device and method that uses a simple JFET structure. The JFET has its gate clamped to a predetermined value, its the drain receives the input voltage from an input power source, its source is connected to the input of a down-stream device, and a resistor connected between the drain and the gate or between the source and the gate. Thus, when the drain voltage approximates the clamped gate voltage, the source voltage nearly equals the drain voltage. When the drain voltage rises above the clamped gate voltage, the source voltage is lower than the drain voltage. The downstream device may be a DC-DC converter and the gate is biased by the enable (EN) pin of a DC-DC converter.
    Type: Application
    Filed: October 31, 2008
    Publication date: May 6, 2010
    Inventors: Eric Yang, Ognjen Milic, Jinghai Zhou
  • Publication number: 20100090260
    Abstract: A circuit 32 is provided comprising a first diffusion region 34 and a parallel second diffusion region 36. A sequence of N gate layers 40, 42, 46 is provided with a first and an Nth of these gate layers covering different respective ones of the diffusion regions 34, 36 whilst the middle (N-2) gate layers 42 cover both diffusion regions 34, 36. A bridging conductor 64 connects the first gate layer 40 and the Nth gate layer 46. In some embodiments, the second diffusion region is provided as two second diffusion sub-regions 68, 70 having a diffusion region gap 74 therebetween and electrically connected via a jumper connector 42. A first gate layer 76 which forms a gate electrode with a first diffusion region 66 can extend through this diffusion region gap 74 not forming a gate electrode therewith and facilitating use of a collinear bridging conductor 82 to connect to the Nth gate layer 80.
    Type: Application
    Filed: October 14, 2008
    Publication date: April 15, 2010
    Applicant: ARM Limited
    Inventors: Marlin Wayne Frederick, David Paul Clark
  • Publication number: 20100090259
    Abstract: On a p? epitaxial layer, an n-type epitaxial layer and a gate region are formed in this order. A gate electrode is electrically connected to the gate region, and a source electrode and a drain electrode are spaced apart from each other with the gate electrode sandwiched therebetween. A control electrode is used for applying to the p? epitaxial layer a voltage that causes a reverse biased state of the p? epitaxial layer and the n-type epitaxial layer in an OFF operation.
    Type: Application
    Filed: September 21, 2007
    Publication date: April 15, 2010
    Applicant: SUMITOMO ELECTRIC INDUSTRIES, LTD.
    Inventors: Takeyoshi Masuda, Yasuo Namikawa
  • Publication number: 20100084693
    Abstract: According to one embodiment of the present invention, a method of forming a semiconductor device is provided, the method including: forming a substrate; forming a first gate on the substrate; forming a mask layer on the substrate, the mask layer including a first window covering an area within which the first gate is formed so that the first gate divides the substrate exposed by the first window into a first region and a second region; and doping the exposed substrate using rays inclined with respect to the substrate top surface, where the position of the first gate with respect to a border of the first window is chosen such that the inclined doping rays impinge more on the first region than on the second region.
    Type: Application
    Filed: October 2, 2008
    Publication date: April 8, 2010
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Karl Hofmann, Stefan Decker
  • Publication number: 20100025739
    Abstract: A normally-off type junction FET in which a channel resistance is reduced without lowering its blocking voltage is provided. In a junction FET formed with using a substrate made of silicon carbide, an impurity concentration of a channel region (second epitaxial layer) is made higher than an impurity concentration of a first epitaxial layer to be a drift layer. The channel region is formed of a first region in which a channel width is constant and a second region below the first region in which the channel width becomes wider toward the drain (substrate) side. A boundary between the first epitaxial layer and the second epitaxial layer is positioned in the second region in which the channel width becomes wider toward the drain (substrate) side.
    Type: Application
    Filed: July 31, 2009
    Publication date: February 4, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Haruka SHIMIZU, Natsuki YOKOYAMA
  • Publication number: 20100019291
    Abstract: Devices and methods for providing JFET transistors with improved operating characteristics are provided. Specifically, one or more embodiments of the present invention relate to JFET transistors with a higher diode turn-on voltage. For example, one or more embodiments include a JFET with a PIN gate stack. One or more embodiments also relate to systems and devices in which the improved JFET may be employed, as well as methods of manufacturing the improved JFET.
    Type: Application
    Filed: July 24, 2008
    Publication date: January 28, 2010
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: Chandra Mouli
  • Publication number: 20090315082
    Abstract: A lateral junction field effect transistor includes a first gate electrode layer arranged in a third semiconductor layer between source/drain region layers, having a lower surface extending on the second semiconductor layer, and doped with p-type impurities more heavily than the second semiconductor layer, and a second gate electrode layer arranged in a fifth semiconductor layer between the source/drain region layers, having a lower surface extending on a fourth semiconductor layer, having substantially the same concentration of p-type impurities as the first gate electrode layer, and having the same potential as the first gate electrode layer. Thereby, the lateral junction field effect transistor has a structure, which can reduce an on-resistance while maintaining good breakdown voltage properties.
    Type: Application
    Filed: September 1, 2009
    Publication date: December 24, 2009
    Applicant: Sumitomo Electric Industries, Ltd.
    Inventors: Kazuhiro Fujikawa, Shin Harada, Kenichi Hirotsu, Satoshi Hatsukawa, Takashi Hoshino, Hiroyuki Matsunami, Tsunenobu Kimoto
  • Patent number: 7633101
    Abstract: A JFET structure with self-aligned metal source, drain and gate contacts with very low resistivity and very small feature sizes. Small source, drain and gate openings are etched in a thin dielectric layer which has a thickness set according to the desired source, gate and drain opening sizes, said dielectric layer having a nitride top layer. Metal is deposited on top of said dielectric layer to fill said openings and the metal is polished back to the top of the dielectric layer to achieve thin source, drain and gate contacts. Some embodiments include an anti-leakage poly-silicon layer lining the contact holes and all embodiments where spiking may occur include a barrier metal layer.
    Type: Grant
    Filed: July 11, 2006
    Date of Patent: December 15, 2009
    Assignee: DSM Solutions, Inc.
    Inventors: Madhukar B. Vora, Ashok Kumar Kapoor
  • Patent number: 7615809
    Abstract: According to a junction FET of the present invention, the depth of a channel region is made shallow by selectively performing ion implantation and diffusion. Since the channel region forms a pn junction together with a p type semiconductor layer with relatively low impurity concentration, the improvement in the high frequency characteristic and the reduction in the amount of the leakage current because of the reduction in a junction capacitance can be achieved. Moreover, the depth of a gate region is also made shallow by ion implantation, and thus the reduction in noise because of the reduction in the internal resistance can be achieved.
    Type: Grant
    Filed: August 24, 2007
    Date of Patent: November 10, 2009
    Assignees: Sanyo Electric Co., Ltd., Sanyo Semiconductor Co., Ltd.
    Inventor: Shunsuke Kobayashi
  • Publication number: 20090224289
    Abstract: A transistor includes a protective layer having an opening extending therethrough on a substrate, and a gate electrode in the opening. First portions of the gate electrode laterally extend on surface portions of the protective layer outside the opening on opposite sides thereof, and second portions of the gate electrode are spaced apart from the protective layer and laterally extend beyond the first portions. Related devices are also discussed.
    Type: Application
    Filed: May 19, 2009
    Publication date: September 10, 2009
    Inventors: Scott T. Sheppard, Scott Allen
  • Publication number: 20090206336
    Abstract: A method for fabricating a semiconductor device comprises depositing a first layer of oxide on at least a portion of a channel of a transistor. The method further comprises depositing a layer of nitride on the first layer of oxide and etching at least a portion of the layer of nitride to the first layer of oxide. The method further comprises depositing a second layer of oxide and planarizing the oxide to expose at least a portion of the layer of nitride. The method further comprises stripping at least a portion of the layer of nitride to create one or more notches and removing at least a portion of the first layer of oxide. The method further comprises depositing a layer of polysilicon, wherein at least a portion of the layer of polysilicon is deposited into at least one of the one or more notches.
    Type: Application
    Filed: February 19, 2008
    Publication date: August 20, 2009
    Inventor: Srinivasa R. Banna
  • Publication number: 20090206374
    Abstract: Disclosed are embodiments of an improved multi-gated field effect transistor (MUGFET) structure and method of forming the MUGFET structure so that it exhibits a more tailored drive current. Specifically, the MUGFET incorporates multiple semiconductor fins in order to increase effective channel width of the device and, thereby, to increase the drive current of the device. Additionally, the MUGFET incorporates a gate structure having different sections with different physical dimensions relative to the semiconductor fins in order to more finely tune device drive current (i.e., to achieve a specific drive current). Optionally, the MUGFET also incorporates semiconductor fins with differing widths in order to minimize leakage current caused by increases in drive current.
    Type: Application
    Filed: February 19, 2008
    Publication date: August 20, 2009
    Inventors: Brent A. Anderson, Edward J. Nowak
  • Publication number: 20090206373
    Abstract: A field effect transistor includes a GaN epitaxial substrate, a gate electrode formed on an electron channel layer of the substrate, and source and drain electrodes arranged spaced apart by a prescribed distance on opposite sides of the gate electrode. The source and drain electrodes are in ohmic contact with the substrate. At an upper portion of the gate electrode, a field plate is formed protruding like a visor to the side of drain electrode. Between the electron channel layer of the epitaxial substrate and the field plate, a dielectric film is formed. The dielectric film is partially removed at a region immediately below the field plate, to be flush with a terminal end surface of the field plate. The dielectric film extends from a lower end of the removed portion to the drain electrode, to be overlapped on the drain electrode.
    Type: Application
    Filed: January 6, 2009
    Publication date: August 20, 2009
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Norimasa YAFUNE, John Kevin Twynam
  • Publication number: 20090200581
    Abstract: A double-gate semiconductor device provides a high breakdown voltage allowing for a large excursion of the output voltage that is useful for power applications. The double-gate semiconductor device may be considered a double-gate device including a MOS gate and a junction gate, in which the bias of the junction gate may be a function of the gate voltage of the MOS gate. The breakdown voltage of the double-gate semiconductor device is the sum of the breakdown voltages of the MOS gate and the junction gate. Because an individual junction gate has an intrinsically high breakdown voltage, the breakdown voltage of the double-gate semiconductor device is greater than the breakdown voltage of an individual MOS gate. The double-gate semiconductor device provides improved RF capability in addition to operability at higher power levels as compared to conventional transistor devices.
    Type: Application
    Filed: February 13, 2008
    Publication date: August 13, 2009
    Inventors: Denis A. Masliah, Alexandre G. Bracale, Francis C. Huin, Patrice J. Barroul
  • Patent number: 7569874
    Abstract: A microelectronic product and the method for manufacturing the product are provided. A source and drain are spaced from one another in a first direction and are connected to opposing ends of a channel to provide a set voltage. First and second gates are spaced from one another in a second direction surrounding a portion of the channel to allow for application and removal of a gate voltage. Application of the gate voltage repels majority carriers in the channel to reduce the current that conducts between the source and drain.
    Type: Grant
    Filed: September 13, 2006
    Date of Patent: August 4, 2009
    Assignee: Intel Corporation
    Inventor: Dominik J. Schmidt
  • Publication number: 20090154210
    Abstract: The present invention provides a bi-directional field effect transistor and a matrix converter using the same, in which a current flowing bi-directionally can be controlled by means of a single device. The bi-directional field effect transistor includes: a semiconductor substrate 1; a gate region which is arranged on the semiconductor substrate 1, with a channel parallel to a principal surface of the substrate 1 and a gate electrode 13a for controlling conductance of the channel; a first region which is arranged on a first side of the channel; and a second region which is arranged on a second side of the channel; wherein a forward current which flows from a first electrode 11a of the first region through the channel to a second electrode 12a of the second region and a backward current which flows from the second electrode 12a through the channel to the first electrode 11a can be controlled by a gate voltage applied to the gate electrode 13a.
    Type: Application
    Filed: September 30, 2005
    Publication date: June 18, 2009
    Applicant: SUMITOMO ELECTRIC INDUSTRIES, LTD.
    Inventor: Kazuhiro Fujikawa
  • Publication number: 20090152682
    Abstract: An element capable of manufacturing various devices of any shape having plasticity or flexibility without being limited by shape and a method for manufacturing thereof are provided. An element characterized by that a circuit element is formed continuously or intermittently in the longitudinal direction. An element characterized by that a cross section having a plurality of areas forming a circuit is formed continuously or intermittently in the longitudinal direction.
    Type: Application
    Filed: January 5, 2009
    Publication date: June 18, 2009
    Applicant: IDEAL STAR INC.
    Inventors: Yasuhiko KASAMA, Satoshi Fujimoto, Kenji Omote
  • Publication number: 20090134434
    Abstract: A semiconductor device is disclosed. One embodiment provides a top surface. A first lateral semiconductor region is arranged adjacent to the top surface and includes a transistor structure. The transistor structure includes a drain zone of a first conductivity type. A second lateral semiconductor region is arranged below the first semiconductor region and includes a junction field-effect transistor structure. The junction field-effect transistor structure includes a source zone of the first conductivity type which is electrically connected to the drain zone of the transistor structure.
    Type: Application
    Filed: November 26, 2007
    Publication date: May 28, 2009
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventor: Wolfgang Werner
  • Patent number: 7528426
    Abstract: A lateral JFET has a basic structure including an n-type semiconductor layer (3) formed of an n-type impurity region and a p-type semiconductor layer formed of a p-type impurity region on the n-type semiconductor layer (3). Moreover, in the p-type semiconductor layer, there are provided a p+-type gate region layer (7) extending into the n-type semiconductor layer (3) and containing p-type impurities of an impurity concentration higher than that of the n-type semiconductor layer (3) and an n+-type drain region layer (9) spaced from the p+-type gate region layer (7) by a predetermined distance and containing n-type impurities of an impurity concentration higher than that of the n-type semiconductor layer (3). With this structure, the lateral JFET can be provided that has an ON resistance further decreased while maintaining a high breakdown voltage performance.
    Type: Grant
    Filed: January 20, 2006
    Date of Patent: May 5, 2009
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventors: Shin Harada, Kenichi Hirotsu, Hiroyuki Matsunami, Tsunenobu Kimoto
  • Publication number: 20090101941
    Abstract: A wrapped gate junction field effect transistor (JFET) with at least one semiconductor channel having a first conductivity type doping is provided. Both sidewalls of each of the at least one semiconductor channel laterally abuts a side gate region having a second conductivity type doping, which is the opposite of the first conductivity doping. Further, the at least one semiconductor channel vertically abuts a top gate region and at least one bottom gate region, both having the second conductivity type doping. The gate electrode, which comprises side gate region, the top gate region, and at least one bottom gate regions, wraps around each of the at least one semiconductor channel to provide tight control of the current, i.e., a low off-current, through the at least one semiconductor channel. By employing multiple channels, the JFET may provide a high on-current.
    Type: Application
    Filed: October 19, 2007
    Publication date: April 23, 2009
    Applicant: International Business Machines Corporation
    Inventors: John Ellis-Monaghan, Richard A. Phelps, Robert M. Rassel, Steven H. Voldman, Michael J. Zierak
  • Publication number: 20090072278
    Abstract: A semiconductor device includes a substrate of semiconductor material. A source region, a drain region, and a conducting region of the semiconductor device are formed in the substrate and doped with a first type of impurities. The conducting region is operable to conduct current between the drain region and the source region when the semiconductor device is operating in an on state. A gate region is also formed in the substrate and doped with a second type of impurities. The gate region abuts a channel region of the conducting region. A stress layer is deposited on at least a portion of the conducting region. The stress layer applies a stress to the conducting region along a boundary of the conducting region that strains at least a portion of the conducting region.
    Type: Application
    Filed: November 17, 2008
    Publication date: March 19, 2009
    Applicant: DSM Solutions, Inc.
    Inventor: Ashok K. Kapoor
  • Publication number: 20090057727
    Abstract: This invention describes a method of building complementary logic circuits using junction field effect transistors in silicon. This invention is ideally suited for deep submicron dimensions, preferably below 65 nm. The basis of this invention is a complementary Junction Field Effect Transistor which is operated in the enhancement mode. The speed-power performance of the JFETs becomes comparable with the CMOS devices at sub-70 nanometer dimensions. However, the maximum power supply voltage for the JFETs is still limited to below the built-in potential (a diode drop). To satisfy certain applications which require interface to an external circuit driven to higher voltage levels, this invention includes the structures and methods to build CMOS devices on the same substrate as the JFET devices.
    Type: Application
    Filed: November 3, 2008
    Publication date: March 5, 2009
    Applicant: DSM Solutions, Inc.
    Inventor: Ashok K. Kapoor
  • Publication number: 20090032848
    Abstract: A method for manufacturing a semiconductor device. The method includes providing a semiconductor body of a conductivity type, wherein the semiconductor body comprises a first surface. At least one buried region of a second conductivity type is formed in the semiconductor body and at least a surface region of the second conductivity type is formed at the first surface of the semiconductor body, wherein the buried region and the surface region are formed such that they are spaced apart from each other. The buried region is formed by deep implantation of a first dopant of the second conductivity type.
    Type: Application
    Filed: July 30, 2007
    Publication date: February 5, 2009
    Applicant: Infineon Technologies Austria AG
    Inventors: Michael Treu, Roland Rupp, Michael Rueb, Rudolf Elpelt
  • Publication number: 20080315759
    Abstract: A pixel includes an organic light emitting diode, a first transistor having a source coupled to a first power source, a control gate coupled to a first node, and a drain coupled to a second node, wherein the first transistor includes a floating gate and an insulating layer between the floating gate and the control gate, a second transistor having a source coupled to a data line, a drain coupled to the first node, and a gate coupled to a scan line, a third transistor having a source coupled to the second node, a drain coupled to the organic light emitting diode, and a gate coupled to one of a light emitting control line and the scan line, and a capacitor coupled between the first power source and the second node.
    Type: Application
    Filed: June 20, 2008
    Publication date: December 25, 2008
    Inventor: Kyung-hoon Chung
  • Publication number: 20080277696
    Abstract: A lateral junction field effect transistor includes a first gate electrode layer arranged in a third semiconductor layer between source/drain region layers, having a lower surface extending on the second semiconductor layer, and doped with p-type impurities more heavily than the second semiconductor layer, and a second gate electrode layer arranged in a fifth semiconductor layer between the source/drain region layers, having a lower surface extending on a fourth semiconductor layer, having substantially the same concentration of p-type impurities as the first gate electrode layer, and having the same potential as the first gate electrode layer. Thereby, the lateral junction field effect transistor has a structure, which can reduce an on-resistance while maintaining good breakdown voltage properties.
    Type: Application
    Filed: July 24, 2008
    Publication date: November 13, 2008
    Applicant: Sumitomo Electric Industries, Ltd.
    Inventors: Kazuhiro Fujikawa, Shin Harada, Kenichi Hirotsu, Satoshi Hatsukawa, Takashi Hoshino, Hiroyuki Matsunami, Tsunenobu Kimoto
  • Publication number: 20080272394
    Abstract: Junction field effect transistors (JFET) formed in substrates containing germanium. JFETs having polycrystalline semiconductor surface contacts with self-aligned silicide formed thereon and self-aligned source, drain and gate regions formed by thermal drive-in of impurities from surface contacts into the substrate, and implanted link regions. Others have a polycrystalline semiconductor gate surface contact and metal back gate, source and drain contacts and a metal surface contact to the gate surface contact with implanted source and drains and a self-aligned gate region. JFETs having a polycrystalline semiconductor gate surface contact and metal back gate, source and drain contacts and a metal surface contact to the gate surface contact with implanted source and drains and a self-aligned gate region and silicide formed on the top of the source, drain and back gate contacts and on top of the gate polycrystalline semiconductor gate contact to which the metal surface contacts make electrical contact.
    Type: Application
    Filed: October 10, 2007
    Publication date: November 6, 2008
    Inventors: Ashok Kumar Kapoor, Madhukar B. Vora, Weimin Zhang, Sachin R. Sonkusale, Yujie Liu
  • Publication number: 20080272401
    Abstract: A junction field effect transistor includes a substrate and a well region on the substrate. A channel region lies in the well region. A source region lies in the channel region. A drain region lies in the channel region and apart from the source region. A gate region is isolated from the source, drain, and channel regions. The gate region is in contact with a portion of the well region.
    Type: Application
    Filed: May 3, 2007
    Publication date: November 6, 2008
    Applicant: DSM Solutions, Inc.
    Inventors: Madhu Vora, Ashok K. Kapoor
  • Publication number: 20080272393
    Abstract: A semiconductor device includes a semiconductor substrate that includes a substrate layer having a first composition of semiconductor material. A source region, drain region, and a channel region are formed in the substrate, with the drain region spaced apart from the source region and the gate region abutting the channel region. The channel region includes a channel layer having a second composition of semiconductor material. Additionally, the substrate layer abuts the channel layer and applies a stress to the channel region along a boundary between the substrate layer and the channel layer.
    Type: Application
    Filed: May 4, 2007
    Publication date: November 6, 2008
    Applicant: DSM Solutions, Inc.
    Inventor: Ashok K. Kapoor
  • Publication number: 20080272406
    Abstract: Double gate JFET with reduced area consumption and fabrication method therefore. Double-gate semiconductor device including a substrate having a shallow trench isolator region comprising a first STI and a second STI, a channel region having a first and second channel edges, the channel region formed in the substrate and disposed between and in contact with the first STI and the second STI at the first and second channel edge. The first STI has a first cavity at the first channel edge, and the second STI has a second cavity at the second channel edge. The device further includes a gate electrode region comprising conductive material filling at least one of the first and second cavities. At least one of the first and second cavities is physically configured to provide electrical coupling of the gate electrode region to a back-gate P-N junction.
    Type: Application
    Filed: April 30, 2008
    Publication date: November 6, 2008
    Applicant: DSM SOLUTIONS, INC.
    Inventor: Srinivasa R. Banna
  • Publication number: 20080258182
    Abstract: A BiCMOS-compatible JFET device comprising source and drain regions (17, 18) which are formed in the same process as that used to form the emitter out-diffusion or a vertical bipolar device, wherein the semiconductor layer which forms the emitter cap in the bipolar device forms the channel (16) of the JFET device and the layer of material (i.e. the base epi-stack) which forms the intrinsic base region of the bipolar device forms the intrinsic gate region (14) of the JFET device. As a result, the integration of the JFET device into a standard BiCMOS process can be achieved without the need for any additional masking or other processing steps.
    Type: Application
    Filed: October 13, 2005
    Publication date: October 23, 2008
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS N.V.
    Inventors: Prabhat Agarwal, Jan W. Slotboom, Wibo Van Noort
  • Publication number: 20080203444
    Abstract: A multi-finger transistor and method of manufacturing the same are provided. The multi-finger transistor includes two active regions, a multi-finger gate, a plurality of source regions and a plurality of drain regions. The two active regions are defined in a unit cell of a substrate. The multi-finger gate includes a plurality of gate fingers formed in the two active regions and a gate connector between the two active regions. The gate connector connects the gate fingers to each other. The source regions are formed in first portions of the two active regions adjacent to the gate fingers. The drain regions are formed in second portions of the two active regions adjacent to the gate fingers.
    Type: Application
    Filed: February 20, 2008
    Publication date: August 28, 2008
    Inventors: Han-Su Kim, Je-Don Kim
  • Publication number: 20080099798
    Abstract: A junction field effect transistor (JFET) device is disclosed for amplifying an input signal. The JFET device includes a first gate region and a substrate/well/bulk region that may form a second gate region. The JFET device also includes a first source/drain region and a second source/drain region. The first source/drain region may receive an input signal and either the first gate region or the second gate region may provide an amplified output signal. A current supplied across the channel region may be substantially independent of a current supplied between the gate region and a bulk region of the substrate. The device may be configured to amplify a time varying input signal to provide an amplified time varying output signal.
    Type: Application
    Filed: October 3, 2007
    Publication date: May 1, 2008
    Inventor: Douglas Kerns
  • Publication number: 20080093635
    Abstract: A shallow channel region is selectively formed by ion implantation and diffusion. Since the channel region forms pn junctions with a p type semiconductor layer having a relatively low impurity concentration, a reduction of a junction capacitance leads to improvement in high-frequency characteristics. Moreover, since a gate region can also be shallowly formed by ion implantation, noise can be reduced by reduction in an internal resistance. Furthermore, a breakdown voltage and electrostatic breakdown characteristics can be improved by allowing the source and drain regions to penetrate the channel region.
    Type: Application
    Filed: October 23, 2007
    Publication date: April 24, 2008
    Applicants: Sanyo Electric Co., Ltd., Sanyo Semiconductor Co., Ltd.
    Inventor: Shunsuke KOBAYASHI
  • Publication number: 20080074908
    Abstract: A depletion mode transistor serving as a start-up control element is provided. The depletion mode transistor includes a first depletion mode junction transistor and a second depletion mode transistor. The first depletion mode junction transistor includes a source and a drain, one of which is coupled to a voltage supply source, and a gate electrically coupled to ground. The second depletion mode transistor includes a source and a drain, one of which is coupled to the other one of the source and the drain of the first depletion mode junction transistor, and a gate being controllable to turn OFF the second depletion mode transistor.
    Type: Application
    Filed: March 5, 2007
    Publication date: March 27, 2008
    Inventors: Kuang-Ming Chang, Shien-Hsing Cheng
  • Publication number: 20080054312
    Abstract: A junction field effect transistor of the present invention includes: a first conductivity type semiconductor substrate; a second conductivity type epitaxial layer formed on the semiconductor substrate; a first conductivity type epitaxial layer formed on the second conductivity type epitaxial layer; a second conductivity type source region which penetrates the first conductivity type epitaxial layer in a layer thickness direction thereof and is connected to the second conductivity type epitaxial layer; a second conductivity type drain region which is spaced from the source region, penetrates the first conductivity type epitaxial layer in the layer thickness direction, and is connected to the second conductivity type epitaxial layer; a source electrode connected to the source region; a drain electrode connected to the drain region; and a gate electrode electrically connected to the first conductivity type epitaxial layer between the source region and the drain region.
    Type: Application
    Filed: August 28, 2007
    Publication date: March 6, 2008
    Applicant: ROHM CO., LTD.
    Inventor: Shouji Higashida
  • Publication number: 20080048214
    Abstract: According to a junction FET of the present invention, the depth of a channel region is made shallow by selectively performing ion implantation and diffusion. Since the channel region forms a pn junction together with a p type semiconductor layer with relatively low impurity concentration, the improvement in the high frequency characteristic and the reduction in the amount of the leakage current because of the reduction in a junction capacitance can be achieved. Moreover, the depth of a gate region is also made shallow by ion implantation, and thus the reduction in noise because of the reduction in the internal resistance can be achieved.
    Type: Application
    Filed: August 24, 2007
    Publication date: February 28, 2008
    Applicants: Sanyo Semiconductor Co., Ltd., Sanyo Electric Co., Ltd.
    Inventor: Shunsuke Kobayashi
  • Publication number: 20070029587
    Abstract: A MOS varactor is formed having a gate electrode comprising at least two abutting oppositely doped regions shorted together, in which the two regions are implanted simultaneously with source/drain implants for first and second types of transistor; at least one contact to a lower electrode is also formed simultaneously with the source/drain implants for the first type of transistor; the varactor insulator is formed simultaneously with the gate insulator for one type of transistor; and the lower electrode is formed simultaneously with a well for the first type of transistor, so that no additional mask is required.
    Type: Application
    Filed: August 8, 2005
    Publication date: February 8, 2007
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Heidi Greer, Seong-Dong Kim, Robert Rassel, Kunal Vaed