Plural Doping Steps Patents (Class 438/420)
  • Patent number: 11889678
    Abstract: A method of manufacturing a buried word line structure includes: providing a semiconductor substrate; injecting target ions into the semiconductor substrate to form an injected region in the semiconductor substrate; annealing the semiconductor substrate including the injected region to convert the injected region into an insulation region; forming a word line trench in the insulation region; and filling the word line trench with a word line metal to form a buried word line structure.
    Type: Grant
    Filed: July 30, 2021
    Date of Patent: January 30, 2024
    Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventor: Jian Yang
  • Patent number: 11552193
    Abstract: An embodiment of a semiconductor device may include a transistor having a first doped region and a second doped region that extend laterally underlying the source, body, and drain of the transistor. The transistor may have an embodiment that includes an additional bias contact to apply a bias potential to the first doped region and or alternately the second doped region.
    Type: Grant
    Filed: December 31, 2020
    Date of Patent: January 10, 2023
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Weize Chen, Mark Griswold, Jaroslav Pjencak
  • Patent number: 9012312
    Abstract: A semiconductor device manufacturing method includes (a) forming a buried diffusion layer of a first conductivity type in a semiconductor substrate of a second conductivity type, (b) forming a first impurity region by implanting an impurity of the first conductivity type, (c) diffusing the buried diffusion layer and the first impurity region to an extent that the buried diffusion layer and the first impurity region are not connected by performing a first thermal process on the semiconductor substrate, (d) forming a second impurity region by implanting an impurity of the first conductivity type at a concentration higher than that of in step (b), and (e) diffusing the buried diffusion layer, the first impurity region, and the second impurity region by performing a second thermal process on the semiconductor substrate.
    Type: Grant
    Filed: March 4, 2014
    Date of Patent: April 21, 2015
    Assignee: Seiko Epson Corporation
    Inventor: Tomoyuki Furuhata
  • Patent number: 8987111
    Abstract: According to a method of fabricating a semiconductor device, a first mask pattern is used to etch first device isolation layers and active lines or form grooves, in which word lines will be provided. Thereafter, the active lines are etched in a self-alignment manner by using the first mask pattern as an etch mask. As a result, it is possible to suppress mask misalignment from occurring.
    Type: Grant
    Filed: March 8, 2013
    Date of Patent: March 24, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jay-Bok Choi, Jiyoung Kim, Hyun-Woo Chung, Sungkwan Choi, Yoosang Hwang
  • Patent number: 8933534
    Abstract: An isolation structure of a high-voltage driving circuit includes a P-type substrate and a P-type epitaxial layer; a high voltage area, a low voltage area and a high and low voltage junction terminal area are arranged on the P-type epitaxial layer; a first P-type junction isolation area is arranged between the high and low voltage junction terminal area and the low voltage area, and a high-voltage insulated gate field effect tube is arranged between the high voltage area and the low voltage area; two sides of the high-voltage insulated gate field effect tube and an isolation structure between the high-voltage insulated gate field effect tube and a high side area are formed as a second P-type junction isolation area.
    Type: Grant
    Filed: August 14, 2012
    Date of Patent: January 13, 2015
    Assignee: Southeast University
    Inventors: Longxing Shi, Qinsong Qian, Weifeng Sun, Jing Zhu, Xianguo Huang, Shengli Lu
  • Publication number: 20140346633
    Abstract: A semiconductor device includes a high voltage isolation structure having a double RESURF structure. The high voltage isolation structure separates a low potential region from a high potential region. The high voltage isolation structure has an annular strip shape in a plan view and includes a straight portion and a corner portion which is connected to the straight portion. In the high voltage isolation structure, a p-type RESURF region is formed in a surface layer of a front surface of a substrate in an n-type well region along the outer circumference of the n-type well region. In the corner portion, the total amount of impurities per unit area in the RESURF region is less than that in the straight portion.
    Type: Application
    Filed: August 11, 2014
    Publication date: November 27, 2014
    Inventors: Akihiro JONISHI, Masaharu YAMAJI
  • Publication number: 20140306319
    Abstract: There are included: forming element isolation regions in a semiconductor substrate; introducing a first impurity of a first conductivity type, to thereby form a first well, and a second well of the first conductivity type; introducing a second impurity of a second conductivity type, to thereby form a third well of the second conductivity type and introducing the second impurity into a region between the first well and the second well, to thereby form a separation well of the second conductivity type; and further introducing a third impurity of the second conductivity type into the region between the first well and the second well.
    Type: Application
    Filed: March 28, 2014
    Publication date: October 16, 2014
    Applicant: FUJITSU SEMICONDUCTOR LIMITED
    Inventor: Yasunobu Torii
  • Publication number: 20140264618
    Abstract: A structure comprises a p-type substrate, a deep n-type well and a deep p-type well. The deep n-type well is adjacent to the p-type substrate and has a first conductive path to a first terminal. The deep p-type well is in the deep n-type well, is separated from the p-type substrate by the deep n-type well, and has a second conductive path to a second terminal. A first n-type well is over the deep p-type well. A first p-type well is over the deep p-type well.
    Type: Application
    Filed: February 11, 2014
    Publication date: September 18, 2014
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Shu-Jenn YU, Meng-Wei HSIEH, Shih-Hsien YANG, Hua-Chou TSENG, Chih-Ping CHAO
  • Publication number: 20140252552
    Abstract: Die structures for electronic device packages and related fabrication methods are provided. An exemplary die structure includes a substrate having a first layer of semiconductor material including a semiconductor device formed thereon, a handle layer of semiconductor material, and a buried layer of dielectric material between the handle layer and the first layer. The die structure also includes a plurality of shunting regions in the first layer of semiconductor material, wherein each shunting region includes a doped region in the first layer that is electrically connected to the handle layer of semiconductor material, and a body region underlying the doped region that is contiguous with at least a portion of the first layer underlying a semiconductor device.
    Type: Application
    Filed: March 7, 2013
    Publication date: September 11, 2014
    Inventors: Chai Ean Gill, Wen-Yi Chen
  • Patent number: 8803277
    Abstract: An electronic device includes a semiconductor layer, a primary junction in the semiconductor layer, a lightly doped region surrounding the primary junction and a junction termination structure in the lightly doped region adjacent the primary junction. The junction termination structure has an upper boundary, a side boundary, and a corner between the upper boundary and the side boundary, and the lightly doped region extends in a first direction away from the primary junction and normal to a point on the upper boundary by a first distance that is smaller than a second distance by which the lightly doped region extends in a second direction away from the primary junction and normal to a point on the corner. At least one floating guard ring segment may be provided in the semiconductor layer outside the corner of the junction termination structure. Related methods are also disclosed.
    Type: Grant
    Filed: February 10, 2011
    Date of Patent: August 12, 2014
    Assignee: Cree, Inc.
    Inventors: Jason Henning, Qingchun Zhang, Sei-Hyung Ryu
  • Patent number: 8728904
    Abstract: A variety of isolation structures for semiconductor substrates include a trench formed in the substrate that is filled with a dielectric material or filled with a conductive material and lined with a dielectric layer along the walls of the trench. The trench may be used in combination with doped sidewall isolation regions. Both the trench and the sidewall isolation regions may be annular and enclose an isolated pocket of the substrate. The isolation structures are formed by modular implant and etch processes that do not include significant thermal processing or diffusion of dopants so that the resulting structures are compact and may be tightly packed in the surface of the substrate.
    Type: Grant
    Filed: August 8, 2007
    Date of Patent: May 20, 2014
    Assignee: Advanced Analogic Technologies (Hong Kong) Limited
    Inventors: Richard K. Williams, Donald Ray Disney, Wai Tien Chan
  • Patent number: 8710587
    Abstract: An LDMOS device includes a gate which is formed on and/over over a substrate; a source and a drain which are arranged to be separated from each other on both sides of the substrate with the gate interposed therebetween; and a field oxide film formed to have a step between the gate and the drain. The LDMOS device further includes a drift region formed of first conduction type impurity ions between the gate and the drain in the substrate; and at least one internal field ring formed in the drift region by selectively implanting a second conduction type impurity in accordance with the step of the field oxide film.
    Type: Grant
    Filed: October 18, 2011
    Date of Patent: April 29, 2014
    Assignee: Dongbu HiTek Co., Ltd.
    Inventors: Nam-Chil Moon, Jae-Hyun Yoo, Jong-Min Kim
  • Patent number: 8652930
    Abstract: A method of fabricating a reduced surface field (RESURF) transistor includes forming a first well in a substrate, the first well having a first conductivity type, doping a RESURF region of the first well to have a second conductivity type, doping a portion of the first well to form a drain region of the RESURF transistor, the drain region having the first conductivity type, and forming a second well in the substrate, the second well having the second conductivity type. A plug region is formed in the substrate, the plug region extending to the RESURF region.
    Type: Grant
    Filed: August 22, 2013
    Date of Patent: February 18, 2014
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Hongning Yang, Jiang-Kai Zuo
  • Publication number: 20140001608
    Abstract: Systems and methods are disclosed for disposing high and low-resistivity portions of semiconductor substrate in proximity to an active radio frequency (RF) device, thereby at least partially controlling harmonic interference associated with the device. The device may be disposed above the high-resistivity portion, and at least partially surrounded by the low-resistivity portion. The high and low-resistivity portions may provide various benefits associated with interference attenuation, thermal properties, or other benefits. The low-resistivity region can be disposed an optimized distance away from the device.
    Type: Application
    Filed: June 28, 2012
    Publication date: January 2, 2014
    Applicant: SKYWORKS SOLUTIONS, INC.
    Inventor: Michael Joseph McPartlin
  • Publication number: 20130320462
    Abstract: In one embodiment, a semiconductor device can include a substrate including a first type dopant. The semiconductor device can also include an epitaxial layer located above the substrate and including a lower concentration of the first type dopant than the substrate. In addition, the semiconductor device can include a junction extension region located within the epitaxial layer and including a second type dopant. Furthermore, the semiconductor device can include a set of field rings in physical contact with the junction extension region and including a higher concentration of the second type dopant than the junction extension region. Moreover, the semiconductor device can include an edge termination structure in physical contact with the set of field rings.
    Type: Application
    Filed: May 30, 2012
    Publication date: December 5, 2013
    Applicant: VISHAY-SILICONIX
    Inventors: Naveen Tipirneni, Deva N. Pattanayak
  • Patent number: 8587025
    Abstract: A method for forming a laterally varying n-type doping concentration is provided. The method includes providing a semiconductor wafer with a first surface, a second surface arranged opposite to the first surface and a first n-type semiconductor layer having a first maximum doping concentration, implanting protons of a first maximum energy into the first n-type semiconductor layer, and locally treating the second surface with a masked hydrogen plasma. Further, a semiconductor device is provided.
    Type: Grant
    Filed: July 3, 2012
    Date of Patent: November 19, 2013
    Assignee: Infineon Technologies AG
    Inventors: Hans-Joachim Schulze, Franz-Josef Niedernostheide, Yvonne Gawlina
  • Patent number: 8536659
    Abstract: A channel stop is provided for a semiconductor device that includes at least one active region. The channel stop is configured to surround the semiconductor device, to abut the at least one active region at a periphery of the semiconductor device, and to share an electrical connection with the at least one active region.
    Type: Grant
    Filed: July 30, 2009
    Date of Patent: September 17, 2013
    Assignee: Polar Seminconductor, Inc.
    Inventors: William Larson, Gregory Michaelson
  • Patent number: 8513087
    Abstract: Processes for forming isolation structures for semiconductor devices include forming a submerged floor isolation region and a filed trench which together enclose an isolated pocket of the substrate. One process aligns the trench to the floor isolation region. In another process a second, narrower trench is formed in the isolated pocket and filled with a dielectric material while the dielectric material is deposited so as to line the walls and floor of the first trench. The substrate does not contain an epitaxial layer, thereby overcoming the many problems associated with fabricating the same.
    Type: Grant
    Filed: April 27, 2011
    Date of Patent: August 20, 2013
    Assignee: Advanced Analogic Technologies, Incorporated
    Inventors: Donald R. Disney, Richard K. Williams
  • Publication number: 20130134511
    Abstract: A device includes a semiconductor substrate including a surface, a drain region in the semiconductor substrate having a first conductivity type, a well region in the semiconductor substrate on which the drain region is disposed, the well region having the first conductivity type, a buried isolation layer in the semiconductor substrate extending across the well region, the buried isolation layer having the first conductivity type, a reduced surface field (RESURF) region disposed between the well region and the buried isolation layer, the RESURF region having a second conductivity type, and a plug region in the semiconductor substrate extending from the surface of the substrate to the RESURF region, the plug region having the second conductivity type.
    Type: Application
    Filed: November 30, 2011
    Publication date: May 30, 2013
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Hongning Yang, Jiang-Kai Zuo
  • Patent number: 8268697
    Abstract: A silicon-on-insulator device with a with buried depletion shield layer.
    Type: Grant
    Filed: March 19, 2010
    Date of Patent: September 18, 2012
    Assignee: Monolithic Power Systems, Inc.
    Inventor: Donald R. Disney
  • Publication number: 20120205666
    Abstract: An electronic device includes a semiconductor layer, a primary junction in the semiconductor layer, a lightly doped region surrounding the primary junction and a junction termination structure in the lightly doped region adjacent the primary junction. The junction termination structure has an upper boundary, a side boundary, and a corner between the upper boundary and the side boundary, and the lightly doped region extends in a first direction away from the primary junction and normal to a point on the upper boundary by a first distance that is smaller than a second distance by which the lightly doped region extends in a second direction away from the primary junction and normal to a point on the corner. At least one floating guard ring segment may be provided in the semiconductor layer outside the corner of the junction termination structure. Related methods are also disclosed.
    Type: Application
    Filed: February 10, 2011
    Publication date: August 16, 2012
    Inventors: Jason Henning, Qingchun Zhang, Sei-Hyung Ryu
  • Publication number: 20120018837
    Abstract: A Schottky barrier diode comprises a first-type substrate, a second-type well isolation region on the first-type substrate, and a first-type well region on the second-type well isolation region. With embodiments herein a feature referred to as a perimeter capacitance well junction ring is on the second-type well isolation region. A second-type well region is on the second-type well isolation region. The perimeter capacitance well junction ring is positioned between and separates the first-type well region and the second-type well region. A second-type contact region is on the second-type well region, and a first-type contact region contacts the inner portion of the first-type well region. The inner portion of the first-type well region is positioned within the center of the first-type contact region. Additionally, a first ohmic metallic layer is on the first-type contact region and a second ohmic metallic layer is on the first-type well region.
    Type: Application
    Filed: July 21, 2010
    Publication date: January 26, 2012
    Applicant: International Business Machines Coporation
    Inventors: Frederick G. Anderson, Jenifer E. Lary, Robert M. Rassel, Mark E. Stidham
  • Publication number: 20110227191
    Abstract: A silicon-on-insulator device with a with buried depletion shield layer.
    Type: Application
    Filed: March 19, 2010
    Publication date: September 22, 2011
    Inventor: Donald R. Disney
  • Patent number: 8017488
    Abstract: A manufacturing method of a NOR flash memory with phosphorous and arsenic ion implantations mainly implants both phosphorous and arsenic ions on a drain area of a transistor memory unit, and controls specific energy and dosage for the implantation to reduce the defects of a memory device and improve the yield rate of the NOR flash memory.
    Type: Grant
    Filed: September 18, 2009
    Date of Patent: September 13, 2011
    Assignee: EON Silicon Solutions Inc.
    Inventors: Sheng-Da Liu, Yider Wu
  • Patent number: 7662690
    Abstract: Multiple blanket implantations of one or more p type dopants into a semiconductor substrate are performed to facilitate isolation between nwell regions subsequently formed in the substrate. The blanket implantations are performed through isolation regions in the substrate so that the p type dopants are implanted to depths sufficient to separate the nwell regions. This increased concentration of p type dopants helps to mitigate leakage between the nwell regions as the nwell regions are brought closer together to increase packing densities.
    Type: Grant
    Filed: January 31, 2006
    Date of Patent: February 16, 2010
    Assignee: Texas Instruments Incorporated
    Inventors: Shaoping Tang, Zhiqiang Wu
  • Patent number: 7659179
    Abstract: A method of forming a memory device includes forming first and second isolation structures on a semiconductor substrate, the first and second isolation structures defining an active region therebetween; and etching a portion of the semiconductor substrate provided within the active region to define a step profile, so that the active region includes a first vertical portion and an upper primary surface, the first vertical portion extending above the upper primary surface.
    Type: Grant
    Filed: December 29, 2005
    Date of Patent: February 9, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventor: Hyun Hu
  • Publication number: 20100003801
    Abstract: A semiconductor device includes a first well formed in a predetermined region of a semiconductor substrate, a second well formed in a predetermined region in the first well, and a third well formed in the first well with the third well being spaced apart from the second well at a predetermined distance. A multiple well of the semiconductor substrate, the first well, the second well, the first well, and the third well, which are sequentially disposed, is formed. Accordingly, a breakdown voltage can be increased and a leakage current can be reduced. It is therefore possible to prevent the drop of an erase voltage and to reduce the error of an erase operation.
    Type: Application
    Filed: August 24, 2009
    Publication date: January 7, 2010
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Wan Cheul Shin
  • Patent number: 7638385
    Abstract: A method of forming a semiconductor device includes forming isolation trenches that are used to isolate some of the electrical elements such as transistors, diodes, capacitors, or resistors on a semiconductor die from other elements on the semiconductor die.
    Type: Grant
    Filed: May 2, 2005
    Date of Patent: December 29, 2009
    Assignee: Semiconductor Components Industries, LLC
    Inventors: Gordon M. Grivna, Peter J. Zdebel, Diann Dow
  • Publication number: 20090212301
    Abstract: Edge termination structures for semiconductor devices are provided including a plurality of spaced apart concentric floating guard rings in a semiconductor layer that at least partially surround a semiconductor junction. The spaced apart concentric floating guard rings have a highly doped portion and a lightly doped portion. Related methods of fabricating devices are also provided herein.
    Type: Application
    Filed: February 26, 2008
    Publication date: August 27, 2009
    Inventors: Qingchun Zhang, Charlotte Jones, Anant K. Agarwal
  • Publication number: 20090057831
    Abstract: A high voltage/power semiconductor device has a semiconductor layer having a high voltage terminal end and a low voltage terminal end. A drift region extends between the high and low voltage terminal ends. A dielectric layer is provided above the drift region. An electrical conductor extends across at least a part of the dielectric layer above the drift region, the electrical conductor being connected or connectable to the high voltage terminal end. The drift region has plural trenches positioned below the electrical conductor. The trenches extend laterally across at least a part of the drift region in the direction transverse the direction between the high and low voltage terminal ends of the semiconductor layer, each trench containing a dielectric material. The trenches improve the distribution of electric field in the device in the presence of the electrical conductor.
    Type: Application
    Filed: August 29, 2007
    Publication date: March 5, 2009
    Applicant: Cambridge Semiconductor Limited
    Inventors: Florin Udrea, Cerdin Lee
  • Patent number: 7473595
    Abstract: A method for decreasing a PN junction leakage current of a dynamic random access memory (DRAM), including the steps of: preparing an NMOS transistor formed on a P-type silicon substrate and comprising a drain; forming an insulation oxide layer on the P-type silicon substrate; etching the insulation oxide layer until the P-type silicon substrate is exposed so as to form a bit line contact hole on the drain; implanting arsenic ions into the P-type silicon substrate via the bit line contact hole to form an arsenic bit line contact window; and implanting phosphorus ions into the P-type silicon substrate via the bit line contact hole to form a phosphorus bit line contact window below the arsenic bit line contact window. In this way, a concentration gradient of N-type ions can be reduced at the bit line contact window, and further a PN junction leakage current can be reduced, thus lowing the power consumption of the DRAM when the DRAM is used for a low power consumption product.
    Type: Grant
    Filed: December 29, 2006
    Date of Patent: January 6, 2009
    Assignee: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventors: Yonggang Wang, Jianguang Chang
  • Publication number: 20080093701
    Abstract: A semiconductor device includes a device isolation layer on a semiconductor substrate defining an active region in the semiconductor substrate, a low voltage well of a first conductivity type in the active region of the semiconductor substrate, a high voltage impurity region of a second conductivity type in the active region of the semiconductor substrate, the high voltage impurity region positioned in an upper portion of the low voltage well, a high concentration impurity region of the second conductivity type within the high voltage impurity region and spaced apart from the device isolation layer, and a floating impurity region of the first conductivity type between the device isolation layer and the high concentration impurity region, the floating impurity region being a portion of an upper surface of the active region.
    Type: Application
    Filed: October 19, 2007
    Publication date: April 24, 2008
    Inventors: Tea-Kwang Yu, Kong-Sam Jang, Kwang-Tae Kim, Ji-Hoon Park, Eun-Mi Hong
  • Publication number: 20070218644
    Abstract: The present invention generally describes one or more apparatuses and various methods that are used to perform an annealing process on desired regions of a substrate. In one embodiment, an amount of energy is delivered to the surface of the substrate to preferentially melt certain desired regions of the substrate to remove unwanted damage created from prior processing steps (e.g., crystal damage from implant processes), more evenly distribute dopants in various regions of the substrate, and/or activate various regions of the substrate. The preferential melting processes will allow more uniform distribution of the dopants in the melted region, due to the increased diffusion rate and solubility of the dopant atoms in the molten region of the substrate. The creation of a melted region thus allows: 1) the dopant atoms to redistribute more uniformly, 2) defects created in prior processing steps to be removed, and 3) regions that have hyper-abrupt dopant concentrations to be formed.
    Type: Application
    Filed: July 25, 2006
    Publication date: September 20, 2007
    Inventors: Ajit Balakrishna, Paul Carey, Dean Jennings, Abhilash J. Mayur, Stephen Moffatt, William Schaffer, Mark Yam
  • Patent number: 7262110
    Abstract: In general, the present invention discloses at least one trench isolation region formed in a semiconductor substrate to electrically and/or optically isolate at least one active region from another active region. The at least one trench isolation region comprises a bottom portion and first and second trench sidewalls. At least one trench sidewall is adjacent a doped region. The at least one sidewall adjacent a doped region has a higher impurity dopant concentration than impurity doped regions surrounding the at least one trench isolation region.
    Type: Grant
    Filed: August 23, 2004
    Date of Patent: August 28, 2007
    Assignee: Micron Technology, Inc.
    Inventor: Joohyun Jin
  • Patent number: 7247544
    Abstract: In an inductor integration process, a high Q inductor is achieved by forming an AlCu inductor via prior to depositing the inductor dielectric.
    Type: Grant
    Filed: April 12, 2002
    Date of Patent: July 24, 2007
    Assignee: National Semiconductor Corporation
    Inventors: Sergei Drizlikh, Todd Patrick Thibeault, Thomas Francis
  • Patent number: 7169697
    Abstract: Disclosed is a semiconductor device, comprising a first wiring structure formed on a semiconductor substrate and including a first plug and a first wiring formed on the first plug, and a second wiring structure formed on the semiconductor substrate belonging to the wiring layer equal to the first wiring structure and including a second plug and a second wiring formed on the second plug, wherein the upper surface of the first wiring is positioned higher than the upper surface of the second wiring, and the lower surface of the first wiring is positioned flush with or lower than the upper surface of the second wiring. The present invention also provides a method of manufacturing the particular semiconductor device.
    Type: Grant
    Filed: November 9, 2004
    Date of Patent: January 30, 2007
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Shoji Seta, Makoto Sekine, Naofumi Nakamura
  • Patent number: 7163869
    Abstract: A STI (shallow trench isolation) structure is formed with a liner layer that is converted from an initial material to a subsequent material. For example, the liner layer is initially comprised of nitride during wet etch-back of a dielectric fill material comprised of oxide to protect an oxide layer on a semiconductor substrate. Thereafter, an exposed portion of the liner layer is converted into the subsequent material of oxide to protect the dielectric fill material within the STI opening during etching away of masking layers to prevent formation of dents in the STI structure.
    Type: Grant
    Filed: September 22, 2004
    Date of Patent: January 16, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Shin-Hye Kim, Min Kim, Seung-Jae Lee
  • Patent number: 7105387
    Abstract: A semiconductor device of the present invention has a pn-repeating structure that a structure in which a p-type impurity region (4) and an n-type drift region (3) are aligned side by side is repeated twice or more, and a low concentration region which is either p-type impurity region (4) or n-type drift region (3) located at the outermost portion of this pn-repeating structure has the lowest impurity concentration or has the least generally effective charge amount among all the p-type impurity regions (4) and n-type drift regions (3) forming the pn-repeating structure.
    Type: Grant
    Filed: October 12, 2004
    Date of Patent: September 12, 2006
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Tadaharu Minato, Tetsuya Nitta
  • Patent number: 6982193
    Abstract: In one embodiment, a transistor is formed to have alternating depletion and conduction regions that are formed by doping the depletion and conduction regions through an opening in a substrate of the transistor.
    Type: Grant
    Filed: May 10, 2004
    Date of Patent: January 3, 2006
    Assignee: Semiconductor Components Industries, L.L.C.
    Inventors: Zia Hossain, Prasad Venkatraman
  • Patent number: 6977204
    Abstract: The present invention provides a method for forming a contact plug in a semiconductor device capable of preventing an increase of contact resistance caused by a decrease in dopant concentration and suppressing diffusions of dopants implanted into the contact. The dopants are doped in a manner to allow the conductive layer to have different doping distributions with respect to a thickness. Particularly, the dopants are doped until reaching a target deposition thickness by gradually increasing a concentration of the dopants from a first concentration to a second concentration for an interval from an initial deposition of the conductive layer to the target deposition thickness, and the second concentration is consistently maintained throughout for an interval from the target deposition thickness to a complete deposition thickness.
    Type: Grant
    Filed: July 8, 2003
    Date of Patent: December 20, 2005
    Assignee: Hynix Semiconductor Inc.
    Inventor: Sung-Jae Joo
  • Patent number: 6946339
    Abstract: In a method for creating a stepped structure on a substrate, which at least includes a first portion with a first thickness and a second portion with a second thickness, at first a layer sequence of a first oxide layer, a first nitride layer, and a second oxide layer is applied onto the substrate. Then a portion of the second oxide layer and a portion of the first nitride layer are removed to expose a portion of the first oxide layer. Then a part of the first nitride layer is removed to establish the first region of the stepped structure. Then the thickness of the first oxide layer is changed at least in the established first region to establish the first thickness of this region. Subsequently, a further part of the first nitride layer is removed to establish a second region of the stepped structure.
    Type: Grant
    Filed: December 31, 2003
    Date of Patent: September 20, 2005
    Assignee: Infineon Technologies AG
    Inventor: Christian Herzum
  • Patent number: 6927145
    Abstract: The invention is a semiconductor device and a method of forming the semiconductor device. The semiconductor device comprises a substrate; buried bitlines formed in the substrate narrower than achievable at a resolution limit of lithography; a doped region formed adjacent at least one of the buried bitlines; a charge trapping layer disposed over the substrate; and a conductive layer disposed over the charge trapping layer, wherein the doped region adjacent the least one of the buried bitlines inhibits a leakage current between the buried bitlines.
    Type: Grant
    Filed: February 2, 2004
    Date of Patent: August 9, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Jean Y. Yang, Mark T. Ramsbey, Jaeyong Park, Tazrien Kamal, Emmanuil H. Lingunis
  • Patent number: 6821824
    Abstract: A semiconductor device of the present invention has a pn-repeating structure that a structure in which a p-type impurity region (4) and an n-type drift region (3) are aligned side by side is repeated twice or more, and a low concentration region which is either p-type impurity region (4) or n-type drift region (3) located at the outermost portion of this pn-repeating structure has the lowest impurity concentration or has the least generally effective charge amount among all the p-type impurity regions (4) and n-type drift regions (3) forming the pn-repeating structure.
    Type: Grant
    Filed: October 17, 2002
    Date of Patent: November 23, 2004
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Tadaharu Minato, Tetsuya Nitta
  • Patent number: 6730569
    Abstract: An electronic device architecture is described comprising a field effect device in an active region 22 of a substrate 10. Channel stop implant regions 28a and 28b are used as isolation structures and are spaced apart from the active region 22 by extension zones 27a and 27b. The spacing is established by using an inner mask layer 20 and an outer mask layer 26 to define the isolation structures.
    Type: Grant
    Filed: October 25, 2001
    Date of Patent: May 4, 2004
    Assignee: Texas Instruments Incorporated
    Inventors: Lily X. Springer, Binghua Hu, Chin-Yu Tsai, Jozef C. Mitros
  • Patent number: 6699771
    Abstract: A method of forming a semiconductor device includes forming at least one amorphous region within an at least partially formed semiconductor device. The method also includes implanting a halogen species in the amorphous region of the at least partially formed semiconductor device. The method further includes doping at least a portion of the at least one amorphous region to form at least one junction within the at least partially formed semiconductor device. The method also includes performing solid phase epitaxial re-growth to activate the doped portion of the at least one amorphous region of the at least partially formed semiconductor device.
    Type: Grant
    Filed: August 6, 2002
    Date of Patent: March 2, 2004
    Assignee: Texas Instruments Incorporated
    Inventor: Lance S. Robertson
  • Patent number: 6696350
    Abstract: A method of fabricating a memory device. A plurality of isolation structures and a plurality of stacked gate structures are sequentially formed on a substrate. While defining the stacked gate structures, the isolation structures are over etched to form a plurality of trenches. A material layer is filled into the trenches. A patterned photoresist layer is formed on the substrate, while a part of the substrate predetermined for forming a drain region is exposed. An ion implantation step is performed to implant a dopant into the part of substrate predetermined for forming the drain region, such that a well is formed. As the trenches are filled with the material layer, the dopant cannot penetrate therethrough.
    Type: Grant
    Filed: June 13, 2002
    Date of Patent: February 24, 2004
    Assignee: Powerchip Semiconductor Corp.
    Inventors: Chih-Wei Hung, Da Sung, Chien-Chih Du
  • Publication number: 20030197227
    Abstract: A method of forming retrograde n-wells and p-wells. A first mask is formed on the substrate and the n-well implants are carried out. Then the mask is thinned, and a deep p implant is carried out with the thinned n-well mask in place. This prevents Vt shifts in FETs formed in the n-well adjacent the nwell-pwell interface. The thinned mask is then removed, a p-well mask is put in place, and the remainder of the p-well implants are carried out.
    Type: Application
    Filed: April 19, 2002
    Publication date: October 23, 2003
    Applicant: International Business Machines Corporation
    Inventors: Matthew J. Breitwisch, Chung H. Lam, James A. Slinkman
  • Publication number: 20030100165
    Abstract: The invention includes a laterally diffused metal oxide semiconductor transistor comprising a gate electrode and comprising tapered oxide self aligned to the gate electrode and a method of making the transistor.
    Type: Application
    Filed: November 20, 2002
    Publication date: May 29, 2003
    Inventors: Charles Walter Pearce, Muhammed Ayman Shibib
  • Patent number: 6537893
    Abstract: A device and a method are provided for isolating a circuit well from a substrate of the same conductivity type. In particular, an integrated circuit is provided which includes a circuit well arranged over a semiconductor substrate with no layer of opposite conductivity type arranged between the well and the substrate. The integrated circuit may further include a pair of isolation wells extending along opposite lateral boundaries of the circuit well. The isolation wells and circuit well may be adapted such that a single continuous depletion region underlying the circuit well may be formed upon application of an isolation voltage between the substrate and the pair of isolation wells. The formation of such a depletion region may beneficially isolate the circuit well from the underlying substrate.
    Type: Grant
    Filed: July 11, 2002
    Date of Patent: March 25, 2003
    Assignee: Cypress Semiconductor Corp.
    Inventor: Jeffrey T. Watt
  • Publication number: 20020197820
    Abstract: A device and a method are provided for isolating a circuit well from a substrate of the same conductivity type. In particular, an integrated circuit is provided which includes a circuit well arranged over a semiconductor substrate with no layer of opposite conductivity type arranged between the well and the substrate. The integrated circuit may further include a pair of isolation wells extending along opposite lateral boundaries of the circuit well. The isolation wells and circuit well may be adapted such that a single continuous depletion region underlying the circuit well may be formed upon application of an isolation voltage between the substrate and the pair of isolation wells. The formation of such a depletion region may beneficially isolate the circuit well from the underlying substrate.
    Type: Application
    Filed: July 11, 2002
    Publication date: December 26, 2002
    Applicant: Cypress Semiconductor Corporation
    Inventor: Jeffrey T. Watt