Patents Represented by Attorney, Agent or Law Firm Neil Steinberg
  • Patent number: 7733693
    Abstract: There are many inventions described and illustrated herein. In a first aspect, the present invention is directed to a memory device and technique of reading data from and writing data into memory cells of the memory device. In this regard, in one embodiment of this aspect of the invention, the memory device and technique for operating that device that minimizes, reduces and/or eliminates the debilitating affects of the charge pumping phenomenon. This embodiment of the present invention employs control signals that minimize, reduce and/or eliminate transitions of the amplitudes and/or polarities. In another embodiment, the present invention is a semiconductor memory device including a memory array comprising a plurality of semiconductor dynamic random access memory cells arranged in a matrix of rows and columns.
    Type: Grant
    Filed: April 8, 2008
    Date of Patent: June 8, 2010
    Assignee: Innovative Silicon ISi SA
    Inventors: Richard Ferrant, Serguei Okhonin, Eric Carman, Michel Bron
  • Patent number: 7683430
    Abstract: An integrated circuit having a memory cell and/or memory cell array including a plurality of memory cells (as well as techniques for reading, controlling and/or operating, the memory cell, and/or memory cell array). Each memory cell includes at least one transistor having an electrically floating body transistor and an active access element. The electrically floating body region of the transistor forms a storage area or node of the memory cell wherein an electrical charge which is representative of a data state is stored in the electrically floating body region. The active access element is coupled to the electrically floating body transistor to facilitate programming of the memory cell and to provide a relatively large amount of majority carriers to the storage area or node of the memory cell during a write operation.
    Type: Grant
    Filed: December 4, 2006
    Date of Patent: March 23, 2010
    Assignee: Innovative Silicon ISi SA
    Inventor: Serguei Okhonin
  • Patent number: 7663263
    Abstract: The invention relates to a method of constructing a wind energy plant and to a wind energy plant as such. In one aspect, the invention provides a method for constructing wind energy plants at lower expenses and more rapidly. According to one embodiment, a method for constructing a wind energy plant that comprises a tower that is based on a foundation and an electrical power module, the power module is mounted on the tower foundation before the tower itself is constructed. The power module includes a transformer and may optionally an inverter and/or other electrical installations, such as for example switch cabinets, that are provided for controlling the wind energy plant and/or for guiding the electrical power that is provided by the generator of the wind energy plant and that is fed to a network.
    Type: Grant
    Filed: February 25, 2008
    Date of Patent: February 16, 2010
    Inventor: Aloys Wobben
  • Patent number: 7628501
    Abstract: The invention relates to a jukebox or vending machine provided with a lighting system. In order to provide an improved lighting system for generating lighting effects, the lighting system comprises a screen, the screen having a colored design, a circuit board with at least a first lighting device and a second lighting device, wherein the first lighting device is configured to radiate a first light cone and the second lighting device is configured to radiate a second light cone and wherein the first light cone and the second light cone intersect on the screen, and a controller for modifying the first light cone independently of the second light cone.
    Type: Grant
    Filed: March 14, 2008
    Date of Patent: December 8, 2009
    Assignee: Deutsche Wurlitzer GmbH
    Inventors: Jürgen Obermeier, Norbert Wolf
  • Patent number: 7610723
    Abstract: A wind power installation comprising a pylon comprising a pylon, a generator supported by the pylon and rotor blades coupled to the generator. The wind power installation further includes a first door to allow entrance into and exit from the interior of the pylon, a first level disposed in the interior of the pylon and directly accessible via the first door, the first level having a lock space including living quarters or sanitary equipment disposed therein. In addition, the wind power installation includes a second door disposed between the lock space and other portions of the interior of the pylon, wherein the second door is moisture-tight, a second level, disposed in the interior of the pylon and accessible via the second door, and a power module including a transformer housed in a moisture-tight container and electrically coupled to the generator, wherein the power module is disposed in the other portions of the interior of the pylon.
    Type: Grant
    Filed: February 25, 2008
    Date of Patent: November 3, 2009
    Inventor: Aloys Wobben
  • Patent number: 7606066
    Abstract: A technique of writing, programming, holding, maintaining, sampling, sensing, reading and/or determining the data state of a memory cell of a memory cell array (for example, a memory cell array having a plurality of memory cells which consist of an electrically floating body transistor). In one aspect, the present inventions are directed to techniques to control and/or operate a semiconductor memory cell (and memory cell array having a plurality of such memory cells as well as an integrated circuit device including a memory cell array) having one or more electrically floating body transistors in which an electrical charge is stored in the body region of the electrically floating body transistor. The techniques of the present inventions may employ bipolar transistor currents to control, write and/or read a data state in such a memory cell.
    Type: Grant
    Filed: August 24, 2006
    Date of Patent: October 20, 2009
    Assignee: Innovative Silicon ISi SA
    Inventors: Serguei Okhonin, Mikhail Nagoga
  • Patent number: 7606098
    Abstract: An integrated circuit device (e.g., a logic device or a memory device) having a memory cell array including a plurality of word lines (e.g., first and second word lines) and a plurality of word line segments (e.g., first and second word line segments) wherein each word line segment is coupled to an associated word line (e.g., a first segment is associated with the first word line and a second segment is associated with the second word line). The memory cell array further includes a plurality of memory cells, wherein each memory cell includes a transistor having a first region, a second region, a body region, wherein the body region is electrically floating, and a gate coupled to an associated word line via an associated word line segment.
    Type: Grant
    Filed: April 17, 2007
    Date of Patent: October 20, 2009
    Assignee: Innovative Silicon ISi SA
    Inventor: Gregory Allan Popoff
  • Patent number: 7602645
    Abstract: There are many inventions described herein as well as many aspects and embodiments of those inventions, for example, circuitry and techniques for reading, writing and/or operating semiconductor memory cells of a memory cell array, including, for example, electrically floating body transistors in which an electrical charge is stored in the body of the transistor. In one aspect, the present inventions are directed to one or more independently controllable parameters of a memory operation (e.g., restore, write, refresh), to program or write a data state into a memory cell. In one embodiment, the parameter is the amount of time of programming or writing a predetermined data state into a memory cell. In another embodiment, the controllable parameter is the amplitude of the voltage of the control signals applied to the gate, drain region and/or source region during programming or writing a predetermined data state into a memory cell. Indeed, the controllable parameters may be both temporal and voltage amplitude.
    Type: Grant
    Filed: September 26, 2008
    Date of Patent: October 13, 2009
    Assignee: Innovative Silicon ISi SA
    Inventors: Gregory Allan Popoff, Paul de Champs, Hamid Daghighian
  • Patent number: 7541616
    Abstract: A semiconductor integrated circuit device, such as a memory device or radiation detector, is disclosed, in which data storage cells are formed on a substrate. Each of the data storage cells includes a field effect transistor having a source, drain, and gate, and a body arranged between the source and drain for storing electrical charge generated in the body. The magnitude of the net electrical charge in the body can be adjusted by input signals applied to the transistor, and the adjustment of the net electrical charge by the input signals can be at least partially cancelled by applying electrical voltage signals between the gate and the drain and between the source and the drain.
    Type: Grant
    Filed: October 22, 2007
    Date of Patent: June 2, 2009
    Assignee: Innovative Silicon ISi SA
    Inventors: Pierre Fazan, Serguei Okhonin
  • Patent number: 7542345
    Abstract: There are many inventions described herein as well as many aspects and embodiments of those inventions, for example, multi-bit memory cell and circuitry and techniques for reading, writing and/or operating a multi-bit memory cell (and memory cell array having a plurality of such memory cells) having one or more electrically floating body transistors in which an electrical charge is stored in the body region of the electrically floating body transistor. The multi-bit memory cell stores more than one data bit (for example, two, three, four, five, six, etc.) and/or more than two data states (for example, three, four, five, six, etc. data or logic states. Notably, the memory cell array may comprise a portion of an integrated circuit device, for example, logic device (for example, a microprocessor) or a portion of a memory device (for example, a discrete memory).
    Type: Grant
    Filed: February 7, 2007
    Date of Patent: June 2, 2009
    Assignee: Innovative Silicon ISi SA
    Inventors: Serguei Okhonin, Eric Carman, Mark-Eric Jones
  • Patent number: 7542340
    Abstract: An integrated circuit device (e.g., a logic device or a memory device) having a memory cell array including a plurality of bit lines (e.g., first and second bit lines) and a plurality of bit line segments (e.g., first and second bit line segments) wherein each bit line segment is coupled to an associated bit line. The memory cell array further includes a plurality of memory cells, wherein each memory cell includes a transistor having a first region, a second region, a body region, and a gate coupled to an associated word line via an associated word line segment. A first group of memory cells is coupled to the first bit line via the first bit line segment and a second group of memory cells is coupled to the second bit line via the second bit line segment. A plurality of isolation circuits, disposed between each bit line segment and its associated bit line, responsively connect the associated bit line segment to or disconnect the associated bit line segment from the associated bit line.
    Type: Grant
    Filed: June 26, 2007
    Date of Patent: June 2, 2009
    Assignee: Innovative Silicon ISi SA
    Inventors: David Fisch, Michel Bron
  • Patent number: 7514748
    Abstract: A semiconductor device such as a DRAM memory device is disclosed. A substrate (12) of semiconductor material is provided with energy band modifying means in the form of a box region (38) and is covered by an insulating layer (14). A semiconductor layer (16) has source (18) and drain (20) regions formed therein to define bodies (22) of respective field effect transistors. The box region (38) is more heavily doped than the adjacent body (22), but less highly doped than the corresponding source (18) and drain (20), and modifies the valence and/or conduction band of the body (22) to increase the amount of electrical charge which can be stored in the body (22).
    Type: Grant
    Filed: September 15, 2005
    Date of Patent: April 7, 2009
    Assignee: Innovative Silicon ISi SA
    Inventors: Pierre Fazan, Serguei Okhonin
  • Patent number: 7504742
    Abstract: A wind power installation, according to one aspect, comprising a pylon which is based on a foundation and a power module, wherein the power module includes at least a transformer, which the electrical energy provided by the generator of the wind power installation is transformed to, for example, a medium voltage or a high voltage. The power module may also include further units, which the electrical energy produced by the generator of the wind power installation is controlled and/or supplied and/or converted. The power module may be disposed in a container wherein the container, including the power module, is disposed in or on the pylon before erecting the pylon at the site of the wind power installation. The pylon, including the container (having the power module disposed therein) disposed in or on the pylon, may be erected and fixed to a foundation/platform which supports the pylon during operation.
    Type: Grant
    Filed: March 2, 2007
    Date of Patent: March 17, 2009
    Inventor: Aloys Wobben
  • Patent number: 7499358
    Abstract: There are many inventions disclosed herein. In one aspect, the present inventions are directed to methods and circuitry to control, adjust, determine and/or modify the absolute and/or relative positioning or location (i.e., absolute or relative amount) of reference current which is employed by read circuitry to read the data state of a memory cell during a read operation of one or more memory cells. The control, adjustment, determination and/or modification of the reference current levels may be implemented using many different, distinct and/or diverse techniques and circuitry, including both analog and digital techniques and circuitry.
    Type: Grant
    Filed: February 19, 2008
    Date of Patent: March 3, 2009
    Assignee: Innovative Silicon ISi SA
    Inventor: Philippe Bauser
  • Patent number: 7499352
    Abstract: An integrated circuit device (for example, a logic device (such as, a microcontroller or microprocessor) or a portion of a memory device (such as, a discrete memory)), including (a) a memory cell array having a plurality of memory cells arranged in (i) a plurality of normal rows of memory cells which are associated with and selectable via normal row addresses and (ii) a redundant row of memory cells which is associated with and selectable via a redundant row address, (b) address decoder circuitry to generate decoded row address data in response to an applied row address, (c) a memory to store decoded redundant row address data, (d) normal word line drivers, (e) redundant word line drivers, and (f) redundancy address evaluation circuitry to (i) store decoded redundant row address data which corresponds to the redundant row address, and (ii) in operation, determine whether the decoded row address data corresponds to the decoded redundant row address data, and, in response thereto, to enable the redundant word l
    Type: Grant
    Filed: May 17, 2007
    Date of Patent: March 3, 2009
    Assignee: Innovative Silicon ISi SA
    Inventor: Anant Pratap Singh
  • Patent number: 7492621
    Abstract: One aspect of the present invention concerns an inverter for converting a direct current into an alternating current. In one aspect, in order to provide an inverter which can be repaired more quickly and more reliably at the location of use, an inverter is of an at least partially modular structure, with releasably installed modules and connecting lines releasably mounted to the modules.
    Type: Grant
    Filed: December 11, 2002
    Date of Patent: February 17, 2009
    Inventor: Aloys Wobben
  • Patent number: 7492632
    Abstract: A memory cell array and device having a memory cell array (i.e., an integrated circuit device, for example, a logic device (such as, a microcontroller or microprocessor) or a memory device (such as, a discrete memory)) including electrically floating body transistors in which electrical charge is stored in the body of the transistor, and techniques for reading, controlling and/or operating such memory cell array and such device. The memory cell array and device include a variable and/or programmable word length. The word length relates to the selected memory cells of a selected row of memory cells (which is determined via address data). In one embodiment, the word length may be any number of memory cells of a selected row which is less than or equal to the total number of memory cells of the selected row of the memory array.
    Type: Grant
    Filed: March 15, 2007
    Date of Patent: February 17, 2009
    Assignee: Innovative Silicon ISi SA
    Inventor: Eric Carman
  • Patent number: 7486563
    Abstract: A technique of, and circuitry for sampling, sensing, reading and/or determining the data state of a memory cell of a memory cell array (for example, a memory cell array having a plurality of memory cells which consist of an electrically floating body transistor). In one embodiment, sense amplifier circuitry is relatively compact and pitched to the array of memory cells such that a row of data may be read, sampled and/or sensed during a read operation. In this regard, an entire row of memory cells may be accessed and read during one operation which, relative to at least architecture employing multiplexer circuitry, may minimize, enhance and/or improve read latency and read access time, memory cell disturbance and/or simplify the control of the sense amplifier circuitry and access thereof. The sense amplifier circuitry may include write back circuitry to modify or “re-store” the data read, sampled and/or sensed during a read operation and/or a refresh operation in the context of a DRAM array.
    Type: Grant
    Filed: November 5, 2007
    Date of Patent: February 3, 2009
    Assignee: Innovative Silicon ISi SA
    Inventors: William Kenneth Waller, Eric Carman
  • Patent number: 7477540
    Abstract: A technique of sampling, sensing, reading and/or determining the data state of a memory cell (of, for example, a memory cell array) including an electrically floating body transistor. In this regard, the intrinsic bipolar transistor current component is employed to read and/or determine the data state of the electrically floating body memory cell. During the read operation, the data state is determined primarily by or read (or sensed) substantially using the bipolar current component responsive to the read control signals and significantly less by the interface channel current component, which is negligible relative to the bipolar component. The bipolar transistor current component may be very sensitive to the floating body potential due to the high gain of the intrinsic bipolar transistor of the electrically floating body transistor.
    Type: Grant
    Filed: September 28, 2007
    Date of Patent: January 13, 2009
    Assignee: Innovative Silicon ISi SA
    Inventors: Serguei Okhonin, Mikhail Nagoga
  • Patent number: 7476939
    Abstract: A memory cell comprising an electrically floating body transistor including a source region, a drain region, a body region disposed therebetween, wherein the body region is electrically floating, and a gate disposed over the body region and separated therefrom by a gate dielectric. The memory cell includes a first data state representative of a first charge in the body region and a second data state representative of a second charge in the body region wherein the second charge is substantially provided by removing carriers from the body region through the gate. Thus, a memory cell may be programmed to a logic low by, for example, causing, forcing and/or inducing carriers in the floating body of the transistor to tunnel through or traverse the gate dielectric to the gate of the electrically floating body transistor (and, in many array configurations, the word line of a memory cell array).
    Type: Grant
    Filed: October 11, 2005
    Date of Patent: January 13, 2009
    Assignee: Innovative Silicon ISi Sa
    Inventors: Serguei Okhonin, Mikhail Nagoga