Patents Assigned to Ambiq Micro, Inc.
-
Patent number: 10319429Abstract: A method for storing information in SRAM bit cell arrays provides for lowering voltage supplied to the SRAM bit cell arrays, with voltage lowering controlled by a connected voltage control circuit. Writing, reading, and correcting information storable in the SRAM bit cell arrays is accomplished using an error correcting code (ECC) block connected to at least some of the SRAM bit cell arrays. The ECC block is configurable to repair stored information.Type: GrantFiled: May 17, 2018Date of Patent: June 11, 2019Assignee: AMBIQ MICRO, INC.Inventors: Christophe J. Chevallier, Stephen James Sheafor
-
Patent number: 10096354Abstract: A method for storing information in SRAM bit cell arrays provides for lowering voltage supplied to the SRAM bit cell arrays, with voltage lowering controlled by a connected voltage control circuit. Writing, reading, and correcting information storable in the SRAM bit cell arrays is accomplished using an error correcting code (ECC) block connected to at least some of the SRAM bit cell arrays. The ECC block is configurable to repair stored information.Type: GrantFiled: September 6, 2017Date of Patent: October 9, 2018Assignee: AMBIQ MICRO, INC.Inventors: Christophe J. Chevallier, Stephen James Sheafor
-
Patent number: 10062431Abstract: An SRAM facility adapted to power an address path using a first developed supply voltage and to power a data path using a second developed supply voltage, the first and second developed power supplies being separate, distinct, and different. The SRAM facility includes a power supply facility or a voltage supply facility adapted to develop the first and second supply voltages.Type: GrantFiled: November 7, 2016Date of Patent: August 28, 2018Assignee: Ambiq Micro, Inc.Inventors: Christophe J. Chevallier, Scott Hanson
-
Publication number: 20180239415Abstract: A reference voltage sub-system that allows fast power up after spending extended periods in an ultra-low power standby mode. The reference voltage sub-system includes a reference voltage buffer, a reference voltage keeper, an active calibration facility for selectively adjusting the reference voltage keeper output to match the reference voltage buffer output, and a selection means for selecting between the reference voltage buffer output and the reference voltage keeper output.Type: ApplicationFiled: February 22, 2017Publication date: August 23, 2018Applicant: Ambiq Micro, Inc.Inventors: Ivan Bogue, Yanning Lu, Bharath Mandyam
-
Publication number: 20180211702Abstract: An SRAM circuit that includes a biasing circuit adapted to selectively bias the transistors of the SRAM array to lower the threshold voltage of selected transistors. The SRAM circuit includes well voltages and positive voltages that are selectively different, and substrate voltages and ground voltages that are selectively different.Type: ApplicationFiled: October 12, 2017Publication date: July 26, 2018Applicant: Ambiq Micro, Inc.Inventors: Scott Hanson, Christophe J. Chevallier
-
Publication number: 20180196452Abstract: A method for digitally calibrating, selectively during normal operation, a low-power reference signal generator adapted to develop an analog reference signal as a function of a digital control signal. In the feed-back loop, an ADC, referenced to a band-gap reference, is adapted to facilitate compensation for drift and other low-frequency errors that may develop in the field. This method can be applied to both voltage and current reference signal generators.Type: ApplicationFiled: January 12, 2017Publication date: July 12, 2018Applicant: Ambiq Micro, Inc.Inventors: Joseph HAMILTON, Yanning LU, Ivan BOGUE
-
Patent number: 10013006Abstract: A method and apparatus for generating an improved reference voltage for use, for example, in a system requiring accurate low power operation. In particular, our reference voltage generator is adapted to output VREF as a function of the voltage difference between V1 and V2. The reference voltage generator is further adapted to include our reference voltage tuner to compensate for predetermined sensitivities of the reference voltage VREF, and to adjust the absolute value of VREF. During manufacturing and system test, a driver may be used to drive a buffered or unbuffered version of VREF to off-chip test functionality. Also, a configuration memory may be used to store the trim settings during normal operation, and make such settings available to outside resources.Type: GrantFiled: June 29, 2012Date of Patent: July 3, 2018Assignee: Ambiq Micro, Inc.Inventors: Scott Hanson, Kenneth Gozie Ifesinachukwu, Ajaykumar A. Kanji
-
Publication number: 20180150099Abstract: A low power autonomous peripheral operative to receive configuration or command data and to perform the designated operation(s) without interaction of a processor.Type: ApplicationFiled: December 14, 2017Publication date: May 31, 2018Applicant: Ambiq Micro, Inc.Inventors: Stephen James Sheafor, Scott Hanson, Donovan Popps
-
Publication number: 20180130520Abstract: An SRAM facility adapted to power an address path using a first developed supply voltage and to power a data path using a second developed supply voltage, the first and second developed power supplies being separate, distinct, and different. The SRAM facility includes a power supply facility or a voltage supply facility adapted to develop the first and second supply voltages.Type: ApplicationFiled: November 7, 2016Publication date: May 10, 2018Applicant: Ambiq Micro, Inc.Inventors: Christophe J. Chevallier, Scott Hanson
-
Patent number: 9939826Abstract: An improved reference current generator for use in an integrated circuit. A voltage difference generator generates two voltages that are separated by a relatively small electrical potential. The two closely separated voltages are applied across a resistive element with relatively large impedance value resulting in a small and stable reference current. The stable reference current is mirrored and, if desired, amplified for use on the integrated circuit. A driver selectively drives state information off chip for assisting in post-silicon correction of unwanted sensitivities. A configuration memory stores values used to adjust effective device widths and lengths for correcting unwanted sensitivities.Type: GrantFiled: June 29, 2012Date of Patent: April 10, 2018Assignee: Ambiq Micro, Inc.Inventors: Scott Hanson, Kenneth Gozie Ifesinachukwu, Ajaykumar A. Kanji
-
Patent number: 9939839Abstract: A clock calibrator for use in an electronic system comprising an integrated circuit such as a microcontroller. The clock calibrator embodies a frequency adjustment facility adapted dynamically to adjust the frequency of one or more high-frequency clock generators as a function of a lower-frequency reference clock.Type: GrantFiled: October 9, 2015Date of Patent: April 10, 2018Assignee: Ambiq Micro, Inc.Inventor: Stephen James Sheafor
-
Patent number: 9912346Abstract: A method for pre-loading a SAR ADC with an initial value for a selected range of high-order bits. If the ADC resolves at either an upper or a lower limit set by the pre-loaded value, the ADC may discard the pre-loaded value and perform a full search. Alternatively, the ADC may perform one or more “bonus steps” before giving up and performing a full search.Type: GrantFiled: April 13, 2017Date of Patent: March 6, 2018Assignee: Ambiq Micro, Inc.Inventor: Joseph Hamilton
-
Patent number: 9880583Abstract: A low power autonomous peripheral operative to receive configuration or command data and to perform the designated operation(s) without interaction of a processor.Type: GrantFiled: October 20, 2015Date of Patent: January 30, 2018Assignee: Ambiq Micro, Inc.Inventors: Stephen James Sheafor, Scott Hanson, Donovan Popps
-
Publication number: 20170287534Abstract: A flash memory system for use in an electronic system comprising an integrated circuit such as a microcontroller. The flash memory system embodies one or more circuits adapted to operate at sub- or near-threshold voltage levels. These low-power circuits are selectively activated or de-activated to balance power dissipation with the response time of the memory system required in particular applications.Type: ApplicationFiled: August 23, 2016Publication date: October 5, 2017Applicant: Ambiq Micro, IncInventors: Christophe J. Chevallier, Daniel M. Cermak, Scott Hanson
-
Patent number: 9779788Abstract: A flash memory system for use in an electronic system comprising an integrated circuit such as a microcontroller. The flash memory system embodies one or more circuits adapted to operate at sub- or near-threshold voltage levels. These low-power circuits are selectively activated or de-activated to balance power dissipation with the response time of the memory system required in particular applications.Type: GrantFiled: August 23, 2016Date of Patent: October 3, 2017Assignee: Ambiq Micro, Inc.Inventors: Christophe J. Chevallier, Daniel M. Cermak, Scott Hanson
-
Patent number: 9772648Abstract: A clock synchronizer adapted to synchronize reading a Timer that is clocked asynchronously to the system clock.Type: GrantFiled: October 20, 2015Date of Patent: September 26, 2017Assignee: Ambiq Micro, Inc.Inventor: Stephen James Sheafor
-
Publication number: 20170248980Abstract: An adaptive voltage converter adapted to compensate for the exponential sensitivities of sub-threshold and near-threshold circuits. The converter can change its power/performance characteristics between different energy modes. The converter may comprise two or more voltage converters/regulators. A multiplexing circuit selects between the outputs of the several converters/regulators depending on the state of a control signal generated by a control facility. The converter is specially adapted to change the output of each converter/regulator based on a number of variables, including, for example, process corner, temperature and input voltage.Type: ApplicationFiled: September 15, 2015Publication date: August 31, 2017Applicant: Ambiq Micro, Inc.Inventors: Scott Hanson, Yanning Lu
-
Patent number: 9703313Abstract: A clock generator for use in an electronic system comprising an integrated circuit such as a microcontroller. A plurality of oscillators are selectively enabled to produce a respective plurality of oscillator signals. For each of a plurality of clock outputs, a mux selects a respective one of the oscillator signals in response to a respective select signal provided by a clocked facility. The selected oscillator signal is gated out as the respective clock signal in response to a respective gate signal also provided by the clocked facility.Type: GrantFiled: September 15, 2015Date of Patent: July 11, 2017Assignee: Ambiq Micro, Inc.Inventor: Stephen James Sheafor
-
Publication number: 20160109494Abstract: An energy consumption monitor for use in an electronic system comprising an integrated circuit such as a microcontroller. The monitor comprises a counter adapted to accumulate pulses developed by a charge source, each pulse indicative of the delivery of one unit of charge to a load circuit. A monitoring facility monitors the counter to develop an energy consumption record over time.Type: ApplicationFiled: October 20, 2015Publication date: April 21, 2016Applicant: AMBIQ MICRO, INC.Inventors: Scott Hanson, Stephen James Sheafor, David Cureton Baker
-
Publication number: 20160112052Abstract: A clock calibrator for use in an electronic system comprising an integrated circuit such as a microcontroller. The clock calibrator embodies a frequency adjustment facility adapted dynamically to adjust the frequency of one or more high-frequency clock generators as a function of a lower-frequency reference clock.Type: ApplicationFiled: October 9, 2015Publication date: April 21, 2016Applicant: Ambiq Micro, Inc.Inventor: Stephen James Sheafor