Patents Assigned to Amkor Technology, Inc.
  • Patent number: 6841414
    Abstract: A method of fabricating semiconductor packages from a lead frame strip which includes a mold cap applied to one side thereof, and defines a multiplicity of lead frames integrally connected to each other by connecting bars which extend in multiple rows and columns and define saw streets. In the singulation method of the present invention, the mold cap is sawed along the saw streets to expose the connecting bars. Thereafter, the connecting bars are chemically etched to separate the lead frames from each other.
    Type: Grant
    Filed: June 19, 2002
    Date of Patent: January 11, 2005
    Assignee: Amkor Technology, Inc.
    Inventors: Tom Hu, Terry W. Davis, Ludovico E. Bancod, Won Dai Shin
  • Publication number: 20050001299
    Abstract: Disclosed is a substrate for semiconductor package and a wire bonding method using thereof. The substrate is provided with at least one reference mark on its surface to check a loading position and a shift state of a solder mask. The reference mark is composed of a combination of a reference pattern and a solder mask opening and is positioned in any location on an outer peripheral edge of a die attachment region. The reference mark may take various shapes. A method for checking a solder mask shift using the reference mark includes comparing a design value of the reference pattern and the solder mask opening with the reference pattern and the solder mask opening, which are formed in an actual material. After the solder mask shift is calculated, a wire bonding coordinate is newly constructed in consideration of the solder mask shift. This minimizes the wire bonding error.
    Type: Application
    Filed: July 1, 2004
    Publication date: January 6, 2005
    Applicant: Amkor Technology, Inc.
    Inventors: Dong Ryu, Doo Park, Ho Kim
  • Patent number: 6838309
    Abstract: A micromachine package includes a micromachine chip having a front surface and a micromachine area on the front surface. The micromachine package further includes a substrate having at least one vent extending through the substrate. A seal layer extends between the front surface of the micromachine chip and an upper surface of the substrate. The vent extends to the seal layer directly opposite of a cavity defined by an upper surface of the seal layer and the front surface of the micromachine chip. The micromachine area is located within the cavity.
    Type: Grant
    Filed: March 13, 2002
    Date of Patent: January 4, 2005
    Assignee: Amkor Technology, Inc.
    Inventor: David McCann
  • Patent number: 6833609
    Abstract: Integrated circuit device packages and substrates for making the packages are disclosed. One embodiment of a substrate includes a planar sheet of polyimide having a first surface, an opposite second surface, and apertures between the first and second surfaces. A planar metal die pad and planar metal are attached to the second surface of the polyimide sheet. The apertures in the polyimide sheet are juxtaposed to the leads. A package made using the substrate includes an integrated circuit device mounted above the first surface of the polyimide sheet opposite the die pad. Bond wires are connected between the integrated circuit device and the leads through the apertures in the polyimide sheet. An encapsulant material covers the first surface of the polyimide sheet, the integrated circuit device, the bond wires, and the apertures. The die pad and leads are exposed at an exterior surface of the package.
    Type: Grant
    Filed: January 30, 2003
    Date of Patent: December 21, 2004
    Assignee: Amkor Technology, Inc.
    Inventors: James M. Fusaro, Robert F. Darveaux, Pablo Rodriguez
  • Patent number: 6833619
    Abstract: A semiconductor package has a substrate comprising a resin layer of an approximate planar plate, a cavity passing through the resin layer vertically at a center area thereof, a plurality of electrically conductive patterns formed at a bottom surface of the resin layer, and a conductive plan. An adhesive layer of a predetermined thickness is formed at an upper part of an inside of the cavity. A semiconductor die is positioned inside the cavity of the substrate and has a plurality of bond pads formed at a bottom surface thereof, a bottom surface of the adhesive layer being bonded to a top surface thereof. A plurality of conductive wires for electrically connecting the bond pads of the semiconductor die to the electrically conductive patterns are formed at a bottom surface of the substrate. An encapsulant is used for covering the semiconductor die formed at the lower part of the adhesive layer, the conductive wires and the cavity.
    Type: Grant
    Filed: April 28, 2003
    Date of Patent: December 21, 2004
    Assignee: Amkor Technology, Inc.
    Inventors: Sang Jae Jang, Sun Goo Lee, Sung Su Park, Sung Soon Park
  • Patent number: 6831371
    Abstract: An integrated circuit substrate having embedded wire conductors provides high-density interconnect structure for integrated circuits. Wires are shaped to form a conductive pattern and placed atop a dielectric substrate layer. Additional dielectric is electro-deposited over the wires to form an insulating layer that encapsulates the wires. One or more power planes may be embedded within the substrate and wires within the conductive pattern may be laser-welded to vertical wire stubs previously attached to a power plane. Vias may be formed by mechanically or laser drilling (or plasma or chemical etching) through any power planes and screening a copper paste into the drilled holes to form conductive paths through the holes. Via conductors may then be exposed by a plasma operation that removes dielectric, leaving the ends of the via conductors exposed. Wires within the conductive pattern may then be laser-welded to the via conductor ends.
    Type: Grant
    Filed: August 19, 2002
    Date of Patent: December 14, 2004
    Assignee: Amkor Technology, Inc.
    Inventors: Ronald Patrick Huemoeller, Sukianto Rusli
  • Patent number: 6830955
    Abstract: A semiconductor package and method for manufacturing the same is disclosed. The semiconductor package comprises a semiconductor chip, a circuit board, an electrical connection means, an encapsulation material and a plurality of conductive balls. The semiconductor chip has a first surface and a second surface. A plurality of input and output pads are formed on one of the first and second surfaces. The circuit board comprises a thin film having a first surface and a second surface and being provided with a center hole in which the semiconductor chip is positioned, a plurality of circuit patterns being formed on the first surface of the thin film and including a plurality of bond fingers and ball lands, and a cover coat covering the circuit board except for the bond fingers and the ball lands. The electric connection means electrically connects the input and output pads of the semiconductor chip with the bond fingers of the circuit board.
    Type: Grant
    Filed: June 4, 2002
    Date of Patent: December 14, 2004
    Assignee: Amkor Technology, Inc.
    Inventors: WonSun Shin, DoSung Chun, SeonGoo Lee, SangHo Lee, Vincent DiCaprio
  • Patent number: 6825062
    Abstract: A lead frame for making a semiconductor package is disclosed. The leadframe's leads include a lead lock provided at a free end of each inner lead that is adapted to increase a bonding force of the inner lead to a resin encapsulate, thereby effectively preventing a separation of the inner lead from occurring in a singulation process involved in the fabrication of the semiconductor package. A semiconductor package fabricated using the lead frame and a fabrication method for the semiconductor package are also disclosed.
    Type: Grant
    Filed: May 22, 2002
    Date of Patent: November 30, 2004
    Assignee: Amkor Technology, Inc.
    Inventors: Jae Hak Yee, Young Suk Chung, Jae Jin Lee, Terry Davis, Chung Suk Han, Jae Hun Ku, Jae Sung Kwak, Sang Hyun Ryu
  • Patent number: 6822323
    Abstract: A semiconductor package has a substrate comprising a resin layer of an approximate planar plate, a die pad coupled at a top surface of a center area of the resin layer and having a printed photo imaging type protective layer thereon and a plurality of electrically conductive patterns, on which the photo imaging type protective layer and a thermosetting protective layer are printed in a consecutive order, formed at a periphery of the die pad. A semiconductor die is coupled to the photo imaging type protective layer on the die pad of the substrate by an adhesive. A plurality of conductive wires is used for electrically connecting the semiconductor die to the electrically conductive patterns. An encapsulant is used for covering the semiconductor die, the conductive wires and the surface of thermosetting protective layer on the electrically conductive patterns in order to protect them from the external environment. A plurality of contacts are coupled to the electrically conductive patterns of the substrate.
    Type: Grant
    Filed: May 12, 2003
    Date of Patent: November 23, 2004
    Assignee: Amkor Technology, Inc.
    Inventors: Byoung Jin Kim, Doo Hyun Park, Jae Wook Seok
  • Patent number: 6818973
    Abstract: A QFP exposed pad package which includes leads exposed within the bottom surface of the package body of the package in addition to those gull-wing leads protruding from the sides of the package body. Those leads exposed within the bottom surface of the package body are created through the utilization of a standard leadframe with additional lead features that are electrically isolated subsequent to a molding process through the use of a partial saw method.
    Type: Grant
    Filed: September 9, 2002
    Date of Patent: November 16, 2004
    Assignee: Amkor Technology, Inc.
    Inventor: Donald C. Foster
  • Patent number: 6816523
    Abstract: A VCSEL package includes a substrate and a VCSEL device coupled to the substrate. The VCSEL device includes a first VCSEL and a calibration VCSEL. A sensor is coupled to the substrate such that a sensor area of the sensor is aligned with the calibration VCSEL. The sensor measures light from the calibration VCSEL to determine the power output of light emitted from the first VCSEL. The measured light is subsequently used to adjust the electrical power input to the VCSEL device to maintain the power output of the light emitted from the first VCSEL at a fixed or constant value.
    Type: Grant
    Filed: August 27, 2001
    Date of Patent: November 9, 2004
    Assignee: Amkor Technology, Inc.
    Inventors: Thomas P. Glenn, Roy Dale Hollaway, Steven Webster
  • Patent number: 6816032
    Abstract: A laminated low-profile dual filter module for telecommunications devices and method provides both Groupe Spécial Mobile (GSM) and Digital Cellular System (DCS) transmit filters in a small package. The filter module comprises multiple layers of ceramic substrate with metal circuit patterns sandwiched between. Two separate filters are implemented within the layers, with a first filter comprising a first set of layers and the second filter adjoining within a second set of layers. Resonators for each filter are positioned at the opposite sides of the module, in order to avoid coupling between the resonators and ground layers are interspersed for isolation. Capacitors are implemented by a first plate defined by an area on one metal layer with the adjacent layers providing ground planes that form the second plate.
    Type: Grant
    Filed: September 3, 2002
    Date of Patent: November 9, 2004
    Assignee: Amkor Technology, Inc.
    Inventors: Michael P. Gaynor, Gary H. Shapiro
  • Patent number: 6807218
    Abstract: A laser module includes an alignment plate having a template plate having a laser diode aperture and a photodiode aperture. A weld plate and a reflector are coupled to the template plate. The structure further includes a heat sink coupled to the alignment plate. A photodiode subassembly is mounted within the photodiode aperture and to the heat sink. Further, a laser diode subassembly is mounted within the laser diode aperture and to the heat sink. In the above manner, the photodiode subassembly, laser diode subassembly and reflected are precisely aligned.
    Type: Grant
    Filed: May 13, 2002
    Date of Patent: October 19, 2004
    Assignee: Amkor Technology, Inc.
    Inventors: Jonathon Greenwood, Robert Darveaux, Jicheng Yang
  • Patent number: 6803645
    Abstract: A semiconductor package comprising a plurality of leads. Each of the leads defines opposed first and second surfaces. Also included in the semiconductor package is a semiconductor chip which defines opposed first and second surfaces, and includes a plurality of input/output pads disposed on the first surface thereof. A plurality of conductive bumps are used to electrically connect the input/output pads of the semiconductor package to the second surfaces of respective ones of the leads. An encapsulant portion of the semiconductor package covers the semiconductor chip, the conductive bumps, and the second surfaces of the leads such that at least portions of the first surfaces of the leads are exposed within the encapsulant portion.
    Type: Grant
    Filed: December 26, 2001
    Date of Patent: October 12, 2004
    Assignee: Amkor Technology, Inc.
    Inventor: Jong Sik Paek
  • Patent number: 6803254
    Abstract: A wire bonding method for electrically interconnecting stacked semiconductor chips is disclosed. A substrate (e.g., printed circuit board or metal leadframe) is provided. Metal circuit patterns are provided outside of a chip mounting region of the substrate, and metal transfer patterns are provided proximate to the chip mounting region. Stacked semiconductor are disposed in the chip mounting region. Conductive wires are bonded between respective pads of one stacked chip and respective transfer patterns, and other conductive wires are bonded between respective pads of the other stacked chip and the same respective transfer patterns, thereby electrically connecting respective pads of the two chips through a pair of bond wires and an intermediate transfer pattern. The transfer patterns are separate from circuit patterns of the substrate. At least one of the first and second chips is electrically connected to some of the circuit patterns for external connection.
    Type: Grant
    Filed: April 25, 2003
    Date of Patent: October 12, 2004
    Assignee: Amkor Technology, Inc.
    Inventors: Young Kuk Park, Byung Joon Han, Jae Dong Kim
  • Patent number: 6798047
    Abstract: A semiconductor package comprising a substrate which includes a leadframe having a plurality of leads which each define opposed top and bottom surfaces and extends in spaced relation to each other such that gaps are defined therebetween. The substrate further comprises a compound layer which is filled within the gaps defined between the leads. The substrate includes a continuous, generally planar top surface collectively defined by the top surfaces of the leads and compound layer, and a continuous, generally planar bottom surface collectively defined by the bottom surfaces of the leads and compound layer. Attached to the top surface is a semiconductor die which is electrically connected to at least some of the leads.
    Type: Grant
    Filed: December 26, 2002
    Date of Patent: September 28, 2004
    Assignee: Amkor Technology, Inc.
    Inventors: Jeffrey Alan Miks, Ronald James Schoonejongen
  • Patent number: 6798046
    Abstract: A semiconductor package includes a chip mounting pad having a peripheral edge. The package further includes a semiconductor chip attached to the chip mounting pad. The package further includes a plurality of leads. Each lead includes an inner end and an opposing distal end. Each inner end is disposed adjacent the peripheral edge in spaced relation thereto and vertically downset with respect to each respective distal end. The package further includes at least one isolated ring structure disposed along the peripheral edge between the peripheral edge and the inner ends of the leads in spaced relation thereto. The ring structure is electrically connected to the semiconductor chip and an inner end of at least one of the leads.
    Type: Grant
    Filed: January 22, 2002
    Date of Patent: September 28, 2004
    Assignee: Amkor Technology, Inc.
    Inventor: Jeffrey Alan Miks
  • Patent number: 6798049
    Abstract: A semiconductor package and method for fabricating the same is disclosed. In one embodiment, the semiconductor package includes a circuit board, at least two semiconductor chips, electric connection means, an encapsulant, and a plurality of conductive balls. The circuit board has a resin layer and a circuit pattern. The resin layer is provided with an opening at its center portion. The circuit pattern is formed on at least one of upper and lower surfaces of the resin layer and includes one or more bond fingers and ball lands exposed to the outside. The semiconductor chips have a plurality of input/output pads on an active surface thereof. The semiconductor chips are stacked at a position of the opening of the circuit board, with at least one of the chips being within the opening. Alternatively, both chips are in the opening. The electric connection means connects the input/output pads of the semiconductor chips to the bond fingers of the circuit board.
    Type: Grant
    Filed: August 24, 2000
    Date of Patent: September 28, 2004
    Assignee: Amkor Technology Inc.
    Inventors: Won Sun Shin, Do Sung Chun, Seon Goo Lee, Il Kwon Shim, Vincent DiCaprio
  • Patent number: 6794740
    Abstract: A semiconductor package comprising a leadframe which includes a die paddle having an opening formed therein. In addition to the die paddle, the leadframe includes a plurality of leads, at least one of which is disposed in spaced relation to the die paddle. The remaining leads are attached to the die paddle and extend therefrom. Electrically connected to the die paddle is the source terminal of a semiconductor die which also includes a gate terminal and a drain terminal. The gate terminal is itself electrically connected to the at least one of the leads disposed in spaced relation to the die paddle. A package body at least partially encapsulates the die paddle, the leads, and the semiconductor die such that portions of the leads and the drain terminal of the semiconductor die are exposed in the package body.
    Type: Grant
    Filed: March 13, 2003
    Date of Patent: September 21, 2004
    Assignee: Amkor Technology, Inc.
    Inventors: Keith M. Edwards, Blake A. Gillett
  • Patent number: 6791076
    Abstract: An image sensor package includes an image sensor, a window, and a molding, where the molding includes a lens holder extension portion extending upwards from the window. The lens holder extension portion includes a female threaded aperture extending from the window such that the window is exposed through the aperture. A lens is supported in a threaded lens support. The threaded lens support is threaded into the aperture of the lens holder extension portion. The lens is readily adjusted relative to the image sensor by rotating the lens support.
    Type: Grant
    Filed: October 31, 2002
    Date of Patent: September 14, 2004
    Assignee: Amkor Technology, Inc.
    Inventor: Steven Webster