Patents Assigned to Benchmarq Microelectronics
  • Patent number: 5283792
    Abstract: A power fail control system for a CPU (10) and external memory (16) utilizes a controller (18). The controller (18) is operable to detect an early power fail situation and output an interrupt to the CPU (10). The CPU (10) then goes into a power down sequence and stores critical instructions in an internal memory array (30) constituting a hidden memory during the power down sequence. An out of tolerance detector detects when the power supply voltage has fallen below a predetermined threshold and then generates reset signal. The reset signal is input to the CPU (10) to indicate that no further instructions are executable. In addition, a Chip Enable switch (46) is operated to inhibit memory control signals from being transferred from the CPU (10) to the memory (16). The internal hidden memory (30) is also inhibited from having data written thereto in the presence of the reset signal. A backup battery (22) is provided which is connected to one side of a switch.
    Type: Grant
    Filed: October 19, 1990
    Date of Patent: February 1, 1994
    Assignee: Benchmarq Microelectronics, Inc.
    Inventors: William F. Davies, Jr., Ronald T. Taylor
  • Patent number: 5249282
    Abstract: A central processing unit (10) has a cache memory system (24) associated therewith for interfacing with a main memory system (23). The cache memory system (24) includes a primary cache (26) comprised of SRAMS and a secondary cache (28) comprised of DRAM. The primary cache (26) has a faster access than the secondary cache (28). When it is determined that the requested data is stored in the primary cache (26) it is transferred immediately to the central processing unit (10). When it is determined that the data resides only in the secondary cache (28), the data is accessed therefrom and routed to the central processing unit (10) and simultaneously stored in the primary cache (26). If a hit occurs in the primary cache (26), it is accessed and output to a local data bus (32). If only the secondary cache (28) indicates a hit, data is accessed from the appropriate one of the arrays (80)-(86) and transferred through the primary cache ( 26) via transfer circuits (96), (98), (100) and (102) to the data bus (32).
    Type: Grant
    Filed: November 21, 1990
    Date of Patent: September 28, 1993
    Assignee: Benchmarq Microelectronics, Inc.
    Inventor: Dennis L. Segers
  • Patent number: 5187396
    Abstract: A differential comparator is provided for controlling two switches (40) and (42) to switch two supplies (10) and (12), respectively, to a common output node (22). The decision/control circuit (44) outputs two control signals (46) and (48), the logic state thereof being a function of whether supply (10) is higher than supply (12) or supply (12) is higher than supply (10). The operating power for the decision/control circuit (44) is derived from the supplies (10) and (12), and not from the common output node (22), such that when the switches (40) and (42) are closed and no power is being supplied by either of the supplies (10) and (12), the decision/control circuit (44) has sufficient power to make a decision.
    Type: Grant
    Filed: May 22, 1991
    Date of Patent: February 16, 1993
    Assignee: Benchmarq Microelectronics, Inc.
    Inventors: Gene L. Armstrong, II, Wallace E. Matthews
  • Patent number: 5124577
    Abstract: A circuit for presetting the voltage of an output terminal connected to an external load, where the output terminal receives either a high or a low voltage level state for output to the load during a data cycle, includes a voltage detector connected to the output terminal for sensing the voltage level at the output terminal at the end of the data cycle to determine whether the voltage level is at a high or a low voltage level state. A driver is connected to the voltage sensor for driving the voltage level at the output terminal prior to the start of a subsequent data cycle toward the opposite voltage state to a mid-level, as determined by the prior voltage state sensed by the voltage detector.
    Type: Grant
    Filed: September 28, 1990
    Date of Patent: June 23, 1992
    Assignees: Benchmarq Microelectronics, Inc., NEC Corporation
    Inventors: Harold L. Davis, Douglas P. Sheppard