Patents Assigned to Great Wall Semiconductor Corporation
  • Patent number: 8962425
    Abstract: A semiconductor device has a substrate and trench formed partially through the substrate. A drain region is formed in the substrate as a second surface of the substrate. An epitaxial region is formed in the substrate over the drain region. A vertical drift region is formed along a sidewall of the trench. An insulating material is deposited within the trench. A channel region is formed along the sidewall of the trench above the insulating material. The channel region is separated from the insulating material. A gate structure is formed within the trench adjacent to the channel region. The gate structure includes an insulating layer formed along the sidewall of the trench adjacent to the channel region and polysilicon layer formed within the trench over the insulating layer. A source region is formed in a first surface of the substrate contacting the channel region.
    Type: Grant
    Filed: May 23, 2012
    Date of Patent: February 24, 2015
    Assignee: Great Wall Semiconductor Corporation
    Inventors: Zheng John Shen, Patrick M. Shea, David N. Okada
  • Patent number: 8921186
    Abstract: A semiconductor device has a buried oxide layer formed over a substrate. An active silicon layer is formed over the buried oxide layer. A drain region is formed in the active silicon layer. An LDD drift region is formed in the active silicon layer adjacent to the drain region. The drift region has a graded doping distribution. A co-implant region is formed in the active silicon. A source region is formed in the co-implant region. A shallow trench insulator is formed along a top surface of the LDD drift region. The shallow trench isolator has a length less than the LDD drift region. The shallow trench insulator terminates under the polysilicon gate and within the LDD drift region. A polysilicon gate is formed above the active silicon layer between the source region and LDD drift region and at least partially overlapping the shallow trench insulator.
    Type: Grant
    Filed: May 15, 2009
    Date of Patent: December 30, 2014
    Assignee: Great Wall Semiconductor Corporation
    Inventors: Patrick M. Shea, Samuel J. Anderson, David N. Okada
  • Patent number: 8895430
    Abstract: A semiconductor device has a semiconductor wafer with a plurality of semiconductor die including a plurality of contact pads. An insulating layer is formed over the semiconductor wafer and contact pads. An under bump metallization (UBM) is formed over and electrically connected to the plurality of contact pads. A mask is disposed over the semiconductor wafer with a plurality of openings aligned over the plurality of contact pads. A conductive bump material is deposited within the plurality of openings in the mask and onto the UBM. The mask is removed. The conductive bump material is reflowed to form a plurality of bumps with a height less than a width. The plurality of semiconductor die is singulated. A singulated semiconductor die is mounted to a substrate with bumps oriented toward the substrate. Encapsulant is deposited over the substrate and around the singulated semiconductor die.
    Type: Grant
    Filed: March 29, 2012
    Date of Patent: November 25, 2014
    Assignee: Great Wall Semiconductor Corporation
    Inventors: Samuel J. Anderson, Gary Dashney, David N. Okada
  • Publication number: 20140231901
    Abstract: A cell phone has a plurality of interconnected electronic components for performing the electrical functions of the phone. A DC/DC converter provides an operating voltage which is applied to power supply terminals of the plurality of interconnected electronic components. The DC/DC converter uses a monolithic semiconductor device containing a power metal oxide semiconductor field effect transistor (MOSFET) and Schottky diode. The semiconductor device has the lateral diffused MOSFET formed on a surface of the semiconductor device. The MOSFET is formed with a plurality conduction fingers. The Schottky diode is also formed on the surface of the semiconductor device and integrated between the plurality of conduction fingers of the MOSFET. The drain of the MOSFET is connected to the anode of the diode on the surface of the monolithic semiconductor device.
    Type: Application
    Filed: April 24, 2014
    Publication date: August 21, 2014
    Applicant: Great Wall Semiconductor Corporation
    Inventors: Samuel J. Anderson, David N. Okada
  • Publication number: 20130313633
    Abstract: A semiconductor device has a substrate and trench formed partially through the substrate. A drain region is formed in the substrate as a second surface of the substrate. An epitaxial region is formed in the substrate over the drain region. A vertical drift region is formed along a sidewall of the trench. An insulating material is deposited within the trench. A channel region is formed along the sidewall of the trench above the insulating material. The channel region is separated from the insulating material. A gate structure is formed within the trench adjacent to the channel region. The gate structure includes an insulating layer formed along the sidewall of the trench adjacent to the channel region and polysilicon layer formed within the trench over the insulating layer. A source region is formed in a first surface of the substrate contacting the channel region.
    Type: Application
    Filed: May 23, 2012
    Publication date: November 28, 2013
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Zheng John Shen, Patrick M. Shea, David N. Okada
  • Publication number: 20130313640
    Abstract: A semiconductor device has a substrate and first and second gate structures formed over a first surface of the substrate. A drain region is formed in the substrate as a second surface of the substrate. An epitaxial region is formed in the substrate over the drain region. A sidewall spacer is formed over the first and second gate structures. A lateral LDD region is formed between the first and second gate structures. A trench is formed through the lateral LDD region and partially through the substrate self-aligned to the sidewall spacer. A vertical drift region is formed along a sidewall of the trench. An insulating material is deposited in the trench. A first source region is formed adjacent to the first gate structure opposite the lateral LDD region. A second source region is formed adjacent to the second gate structure opposite the lateral LDD region.
    Type: Application
    Filed: May 23, 2012
    Publication date: November 28, 2013
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Zheng John Shen, Patrick M. Shea, David N. Okada
  • Publication number: 20130134598
    Abstract: A semiconductor device has a substrate and gate structure over the substrate. A source region is formed in the substrate adjacent to the gate structure. A drain region in the substrate adjacent to the gate structure opposite the source region. An interconnect structure is formed over the substrate by forming a conductive plane electrically connected to the source region, and forming a conductive layer within openings of the conductive plane and electrically connected to the drain region. The interconnect structure can be formed as stacked conductive layers laid out in alternating strips. The conductive plane extends under a gate terminal of the semiconductor device. An insulating layer is formed over the substrate and a field plate is formed in the insulating layer. The field plate is electrically connected the source terminal. A stress relief layer is formed over a surface of the substrate opposite the gate structure.
    Type: Application
    Filed: January 22, 2013
    Publication date: May 30, 2013
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventor: GREAT WALL SEMICONDUCTOR CORPORATION
  • Publication number: 20130015569
    Abstract: A semiconductor device has a first insulating layer formed over a substrate. The substrate has a plurality of conductive layers and plurality of second insulating layers formed between the conductive layers. The substrate can be a PCB or interposer. A plurality of openings is formed in the first insulating layer by etching or laser direct ablation. A semiconductor die has a plurality of bumps formed over a surface of the semiconductor die. The pattern of openings coincides with a pattern of the bumps. The die is mounted to the substrate with the bumps disposed within the openings in the first insulating layer. Alternatively, a conductive paste can be disposed within the openings in the first insulating layer. The bumps are reflowed to electrically connect the die to the first substrate. The bumps are substantially contained within the openings of the first insulating layer to reduce bridging between adjacent bumps.
    Type: Application
    Filed: July 12, 2011
    Publication date: January 17, 2013
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Samuel J. Anderson, Thomas B. Smiley
  • Publication number: 20120313147
    Abstract: A semiconductor device has a substrate with a source region and a drain region formed on the substrate. A silicide layer is disposed over the source region and drain region. A first interconnect layer is formed over the silicide layer and includes a first runner connected to the source region and second runner connected to the drain region. A second interconnect layer is formed over the first interconnect layer and includes a third runner connected to the first runner and a fourth runner connected to the second runner. An under bump metallization (UBM) is formed over and electrically connected to the second interconnect layer. A mask is disposed over the substrate with an opening in the mask aligned over the UBM. A conductive bump material is deposited within the opening in the mask. The mask is removed and the conductive bump material is reflowed to form a bump.
    Type: Application
    Filed: June 8, 2011
    Publication date: December 13, 2012
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Samuel J. Anderson, David N. Okada
  • Publication number: 20120248601
    Abstract: A semiconductor device has a semiconductor wafer with a plurality of semiconductor die including a plurality of contact pads. An insulating layer is formed over the semiconductor wafer and contact pads. An under bump metallization (UBM) is formed over and electrically connected to the plurality of contact pads. A mask is disposed over the semiconductor wafer with a plurality of openings aligned over the plurality of contact pads. A conductive bump material is deposited within the plurality of openings in the mask and onto the UBM. The mask is removed. The conductive bump material is reflowed to form a plurality of bumps with a height less than a width. The plurality of semiconductor die is singulated. A singulated semiconductor die is mounted to a substrate with bumps oriented toward the substrate. Encapsulant is deposited over the substrate and around the singulated semiconductor die.
    Type: Application
    Filed: March 29, 2012
    Publication date: October 4, 2012
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Samuel J. Anderson, Gary Dashney, David N. Okada
  • Publication number: 20120205740
    Abstract: A semiconductor device includes a substrate having a first region and a second region. The first region is electrically isolated from the second region. The semiconductor device further includes a lateral field-effect transistor (FET) disposed within the first region. The lateral FET includes a first terminal and a second terminal. The semiconductor device further includes a diode disposed within the second region, the diode including a plurality of anode regions and a plurality of cathode regions. The semiconductor device further includes a first electrical connection between the first terminal of the lateral FET and the anode regions of the diode, and a second electrical connection between the second terminal of the lateral FET and the cathode regions of the diode. The first and second electrical connections are disposed over a surface of the substrate.
    Type: Application
    Filed: December 24, 2010
    Publication date: August 16, 2012
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Samuel J. Anderson, David N. Okada, Gary Dashney, David A. Shumate
  • Publication number: 20120161248
    Abstract: A semiconductor device has a well region formed within a substrate. A gate structure is formed over a surface of the substrate. A source region is formed within the substrate adjacent to the gate structure. A drain region is formed within the substrate adjacent to the gate structure. A first clamping region and second clamping region below the source region and drain region. A trench is formed through the source region. The trench allows the width of the source region to be reduced to 0.94 to 1.19 micrometers. A plug is formed through the trench. A source tie is formed through the trench over the plug. An interconnect structure is formed over the source region, drain region, and gate structure. The semiconductor device can be used in a power supply to provide a low voltage to electronic equipment such as a portable electronic device and data processing center.
    Type: Application
    Filed: March 7, 2012
    Publication date: June 28, 2012
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Patrick M. Shea, Samuel J. Anderson
  • Patent number: 8138558
    Abstract: A semiconductor device has a well region formed within a substrate. A gate structure is formed over a surface of the substrate. A source region is formed within the substrate adjacent to the gate structure. A drain region is formed within the substrate adjacent to the gate structure. A first clamping region and second clamping region below the source region and drain region. A trench is formed through the source region. The trench allows the width of the source region to be reduced to 0.94 to 1.19 micrometers. A plug is formed through the trench. A source tie is formed through the trench over the plug. An interconnect structure is formed over the source region, drain region, and gate structure. The semiconductor device can be used in a power supply to provide a low voltage to electronic equipment such as a portable electronic device and data processing center.
    Type: Grant
    Filed: August 20, 2010
    Date of Patent: March 20, 2012
    Assignee: Great Wall Semiconductor Corporation
    Inventors: Patrick M. Shea, Samuel J. Anderson
  • Publication number: 20120044720
    Abstract: A semiconductor device has a well region formed within a substrate. A gate structure is formed over a surface of the substrate. A source region is formed within the substrate adjacent to the gate structure. A drain region is formed within the substrate adjacent to the gate structure. A first clamping region and second clamping region below the source region and drain region. A trench is formed through the source region. The trench allows the width of the source region to be reduced to 0.94 to 1.19 micrometers. A plug is formed through the trench. A source tie is formed through the trench over the plug. An interconnect structure is formed over the source region, drain region, and gate structure. The semiconductor device can be used in a power supply to provide a low voltage to electronic equipment such as a portable electronic device and data processing center.
    Type: Application
    Filed: August 20, 2010
    Publication date: February 23, 2012
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Patrick M. Shea, Samuel J. Anderson
  • Publication number: 20110140200
    Abstract: A semiconductor device includes a substrate having a first region and a second region. The first region is electrically isolated from the second region. The semiconductor device further includes a lateral field-effect transistor (FET) disposed within the first region. The lateral FET includes a first terminal and a second terminal. The semiconductor device further includes a diode disposed within the second region, the diode including a plurality of anode regions and a plurality of cathode regions. The semiconductor device further includes a first electrical connection between the first terminal of the lateral FET and the anode regions of the diode, and a second electrical connection between the second terminal of the lateral FET and the cathode regions of the diode. The first and second electrical connections are disposed over a surface of the substrate.
    Type: Application
    Filed: December 24, 2010
    Publication date: June 16, 2011
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Samuel J. Anderson, David N. Okada, Gary Dashney, David A. Shumate
  • Patent number: 7842568
    Abstract: A lateral power semiconductor device has a substrate and an isolation layer formed over the substrate for reducing minority carrier storage in the substrate. A well region is formed over the isolation layer. A source region, drain region, and channel region are formed in the well. A first region is formed on a surface of the lateral power semiconductor device adjacent to the source region. The lateral power semiconductor device has a body diode between the first region and drain region. The isolation layer confines the minority carrier charge from the body diode to a depth of less than 20 ?m from the surface of the lateral power semiconductor device. In one embodiment, the isolation layer is a buried oxide layer and the substrate is an n-type or p-type handle wafer. Alternatively, the isolation layer is an epitaxial layer and the substrate is made with N+ or P+ semiconductor material.
    Type: Grant
    Filed: June 28, 2007
    Date of Patent: November 30, 2010
    Assignee: Great Wall Semiconductor Corporation
    Inventors: Samuel J. Anderson, David N. Okada
  • Patent number: 7800223
    Abstract: A chip-scale package houses a monolithic semiconductor die containing first and second lateral metal oxide semiconductor field effect transistors (MOSFETs) formed on a surface of the semiconductor die. The MOSFETs are formed using a lateral double diffused metal oxide semiconductor structure. The first MOSFET has a first conduction terminal coupled to a first package terminal and a second conduction terminal coupled to a second package terminal. The second MOSFET has a first conduction terminal coupled to a control terminal of the first MOSFET, a second conduction terminal coupled to a third package terminal, and a control terminal coupled to a fourth package terminal. A resistor is coupled between the first package terminal and the control terminal of the first MOSFET. A logic level enable signal controls the first MOSFET to enable the second MOSFET to connect a DC voltage from the first package terminal to the second package terminal.
    Type: Grant
    Filed: January 18, 2006
    Date of Patent: September 21, 2010
    Assignee: Great Wall Semiconductor Corporation
    Inventors: Samuel J. Anderson, David N. Okada
  • Patent number: 7649247
    Abstract: A power MOSFET is provided on a semiconductor die to withstand radiation exposure. The semiconductor die is mounted on a die flag of a leadframe. The MOSFET includes a substrate and epitaxial layer formed over the substrate. A source region is formed in a surface of the semiconductor die. The source region is coupled to the die flag. A contact pad is formed on the source region. A base region is formed in the surface of the semiconductor die adjacent to the source region. The base region is electrically connected to the contact pad. A drain region is formed in the surface of the semiconductor die. The drain region is coupled to a first wire bond pad on the leadframe. A gate structure is formed over a channel between the source region and drain region. The gate structure is coupled to a second wire bond pad on the leadframe.
    Type: Grant
    Filed: November 5, 2007
    Date of Patent: January 19, 2010
    Assignee: Great Wall Semiconductor Corporation
    Inventors: Samuel J. Anderson, David N. Okada
  • Publication number: 20090321784
    Abstract: A monolithic semiconductor device has an insulating layer formed over a first substrate. A second substrate is disposed over the first insulating layer. A power MOSFET with body diode is formed over the second substrate. A Schottky diode is formed over the second substrate in proximity to the MOSFET. An insulation trench is formed within the second substrate between the MOSFET and Schottky diode. The isolation trench surrounds the MOSFET and first Schottky diode. A first electrical connection is formed between a source of the MOSFET and an anode of the Schottky diode. A second electrical connection is formed between a drain of the MOSFET and a cathode of the Schottky diode. The Schottky diode reduces charge build-up within the body diode and reverse recovery time of the first power MOSFET. The power MOSFET and integrated Schottky can be used in power conversion or audio amplifier circuit.
    Type: Application
    Filed: June 23, 2009
    Publication date: December 31, 2009
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Samuel J. Anderson, David N. Okada, David A. Shumate, Gary Dashney
  • Publication number: 20090283826
    Abstract: A semiconductor device has a buried oxide layer formed over a substrate. An active silicon layer is formed over the buried oxide layer. A drain region is formed in the active silicon layer. An LDD drift region is formed in the active silicon layer adjacent to the drain region. The drift region has a graded doping distribution. A co-implant region is formed in the active silicon. A source region is formed in the co-implant region. A shallow trench insulator is formed along a top surface of the LDD drift region. The shallow trench isolator has a length less than the LDD drift region. The shallow trench insulator terminates under the polysilicon gate and within the LDD drift region. A polysilicon gate is formed above the active silicon layer between the source region and LDD drift region and at least partially overlapping the shallow trench insulator.
    Type: Application
    Filed: May 15, 2009
    Publication date: November 19, 2009
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Patrick M. Shea, Samuel J. Anderson, David N. Okada