Patents Assigned to Irvine Sensors Corp.
  • Patent number: 7440449
    Abstract: A compact multi-stage switching network (100), and a router (510) incorporating such multi-stage switching network, adapted for simultaneously routing a plurality of data packets from a first plurality of input ports (110) to selected ones of a second plurality of output ports (190) comprising: a first stack (140) of IC switching layers (113) that are stacked in physical contact with one another, each IC switching layer containing at least one switching element circuit (142); a second stack (160) of IC switching layers (113) that are stacked in physical contact with one another, each IC switching layer (113) containing at least one switching element circuit (162); and interconnecting circuitry (150) that connects the first stack (140) of IC layers to the second stack (160) of IC layers to form the compact multi-stage switching network. The stacks (140, 160) are preferably mated to one another in a transverse fashion in order to achieve a natural full-mesh connection.
    Type: Grant
    Filed: October 6, 2004
    Date of Patent: October 21, 2008
    Assignee: Irvine Sensors Corp.
    Inventors: John C. Carson, Volkan H. Ozguz
  • Patent number: 7436494
    Abstract: A 3-D LADAR imaging system incorporating stacked microelectronic layers is provided. A light source such as a laser is imaged upon a target through beam shaping optics. Photons reflected from the target are collected and imaged upon a detector array though collection optics. The detector array signals are fed into a multilayer processing module wherein each layer includes detector signal processing circuitry. The detector array signals are amplified, compared to a user-defined threshold, digitized and fed into a high speed FIFO shift register range bin. Dependant on the value of the digit contained in the bins in the register, and the digit's bin location, the time of a photon reflection from a target surface can be determined. A T0 trigger signal defines the reflection time represented at each bin location by resetting appropriate circuitry to begin processing.
    Type: Grant
    Filed: February 15, 2007
    Date of Patent: October 14, 2008
    Assignee: Irvine Sensors Corp.
    Inventors: John Kennedy, David Ludwig, Christian Krutzik
  • Patent number: 7417323
    Abstract: A neo-wafer made from integrated circuit die and methods for making a neo-wafer are disclosed. A substrate is provided and includes a dielectric layer with conductive pads for the receiving of one or more integrated circuit die. Die are flip-chip bonded to the conductive pads and all voids under-filled. The neo-wafer is thinned to expose the conductive pads, creating a neo-wafer from which stackable neo-layers with known good die can be singulated.
    Type: Grant
    Filed: November 6, 2003
    Date of Patent: August 26, 2008
    Assignee: Irvine Sensors Corp.
    Inventor: Sambo S. He
  • Patent number: 7380459
    Abstract: An absolute pressure sensor is provided comprising a vibration sensing element such as a piezoelectric element disposed on a vibratable seal. The seal is disposed between two gas spring chambers which are maintained at substantially ambient pressure. The resonant vibration frequency of the seal changes and is proportional with the pressure in the gas spring chambers such that the electrical output of the piezoelectric element will be proportional to the vibration frequency. The frequency of the output of the piezoelectric element is read using suitable electronic circuitry and compared to a set of predetermined pressure/frequency data for calculation of a pressure value.
    Type: Grant
    Filed: January 16, 2007
    Date of Patent: June 3, 2008
    Assignee: Irvine Sensors Corp.
    Inventor: Itzhak Sapir
  • Patent number: 7335576
    Abstract: A preprocessed semiconductor substrate such as a wafer is provided with a metal etch mask which defines singulation channels on the substrate surface. An isotropic etch process is used to define a singulation channel with a first depth extending into the semiconductor substrate material. A second anisotropic etch process is used to increase the depth of the singulation channel while providing substantially vertical singulation channel sidewalls. The singulation channel can be extended through the depth of the substrate or, in an alternative embodiment, a predetermined portion of the inactive surface of the substrate removed to expose the singulation channels. In this manner, semiconductor die can be precisely singulated from a wafer while maintaining vertical die sidewalls.
    Type: Grant
    Filed: August 5, 2005
    Date of Patent: February 26, 2008
    Assignee: Irvine Sensors Corp.
    Inventors: Ludwig David, James Yamaguchi, Stuart Clark, W. Eric Boyd
  • Patent number: 7265579
    Abstract: A field programmable gate array, an access lead network coupled to the FPGA, and a plurality of memories electrically coupled to the access lead network. The FPGA, access lead network, and plurality of memories are arranged and configured to operate with a variable word width, namely with a word width between 1 and a maximum number of bits. The absolute maximum word width may be as large as m.times.N where m is the number of word width bits per memory chip and N is the number of memory chips.
    Type: Grant
    Filed: January 18, 2005
    Date of Patent: September 4, 2007
    Assignee: Irvine Sensors Corp.
    Inventors: Randolph Stuart Carlson, Volkan Ozguz, Keith D. Gann, John P. Leon
  • Patent number: 7242082
    Abstract: Layers suitable for stacking in three dimensional, multi-layer modules are formed by interconnecting a ball grid array electronic package to an interposer layer which routes electronic signals to an access plane. The layers are under-filled and may be bonded together to form a stack of layers. The leads on the access plane are interconnected among layers to form a high-density electronic package.
    Type: Grant
    Filed: September 15, 2005
    Date of Patent: July 10, 2007
    Assignee: Irvine Sensors Corp.
    Inventor: Floyd Eide
  • Patent number: 7239012
    Abstract: A pre-formed integrated circuit chip-containing module formed from layers is disclosed. Each layer contains an integrated circuit chip that is encapsulated into an electronic package, by forming an interconnect assembly separately from the pre-formed integrated circuit chip. If the interconnect assembly tests good it is bonded to the prepared integrated circuit chip. The interconnect assembly is flip bonded to the chip. The interconnect assembly and chip are passivated or potted into an integral structure to provide the electronic package. At least one test pad is defined in an interconnect layer, which test pad can be accessed and electrically connected on opposing sides of the test pad. The chip is underfilled with an insulating material to remove all voids between the chip and the interconnect assembly. The integrated circuit chip is then thinned. The test pad is accessed to test the chip.
    Type: Grant
    Filed: September 28, 2004
    Date of Patent: July 3, 2007
    Assignee: Irvine Sensors Corp.
    Inventors: Angel Pepe, James Yamaguchi
  • Patent number: 7235785
    Abstract: A plurality of temperature dependent focal plane arrays operate without a temperature stabilization cooler and/or heater over a wide range of ambient temperatures. Gain, offset and/or bias correction tables are provided in a flash memory in memory pages indexed by the measured temperature of the focal plane arrays. The memory stores a calibration database, which is accessed using a logic circuit which generates a memory page address from a digitized temperature measurement of each of the focal plane array. The calibration database is comprised of an array of bias, gain and offset values for each pixel in the focal plane array for each potential operating temperature over the entire range of potential operating temperatures. The bias, gain and offset data within the database are read out, converted to analog form, and used by analog circuits to correct the focal plane array response.
    Type: Grant
    Filed: January 31, 2005
    Date of Patent: June 26, 2007
    Assignee: Irvine Sensors Corp.
    Inventors: Bert Hornback, Doug Harwood, W. Eric Boyd, Randy Carlson
  • Patent number: 7198965
    Abstract: A stackable neo-layer comprising one or more embedded discrete electrical components is provided. A plurality of conductive traces, some of which terminate at a peripheral edge of the layer, are formed on sacrificial substrate in a series of process steps and discrete electrical components such as thick film components or wire bonded components are attached thereto. An under-bump metal process step is disclosed and provides for solder attachment at desired contact pad locations. The layer is encapsulated in a potting material and thinned to provide a thin, stackable layer. When assembled into a stack of layers, the electrically conductive traces terminating at the edge of the layer can be electrically connected by means of electroplating using a T-connect.
    Type: Grant
    Filed: February 14, 2006
    Date of Patent: April 3, 2007
    Assignee: Irvine Sensors Corp.
    Inventor: Sambo He
  • Patent number: 7180579
    Abstract: A 3-D LADAR imaging system incorporating stacked microelectronic layers is provided. A light source is imaged upon a target through beam shaping optics. Photons reflected from the target are collected and imaged upon a detector array though collection optics. The detector array signals are fed into a multilayer processing module wherein each layer includes detector signal processing circuitry. The detector array signals are amplified, compared to a user-defined threshold, digitized and fed into a high speed FIFO range bin. Dependant on the value of the digit contained in the bins in the register, and the digit's bin location, the time of a photon reflection from a target surface can be determined. A T0 trigger signal defines the reflection time represented by each bin location by resetting appropriate circuitry to begin processing.
    Type: Grant
    Filed: March 22, 2004
    Date of Patent: February 20, 2007
    Assignee: Irvine Sensors Corp.
    Inventors: David E. Ludwig, John V. Kennedy, William Kleinhans, Tina Liu, Christian Krutzik
  • Patent number: 6998328
    Abstract: A neo-wafer made from integrated circuit die and methods for making a neo-wafer are disclosed. Recesses are formed on a substrate and a dielectric layer with conductive pads is created for the receiving of one or more die. Die are flip-chip bonded to the conductive pads and all voids under-filled. The neo-wafer is thinned to expose the dielectric and the conductive pads exposed, creating a neo-wafer.
    Type: Grant
    Filed: November 5, 2003
    Date of Patent: February 14, 2006
    Assignee: Irvine Sensors Corp.
    Inventor: Jonathan Michael Stern
  • Patent number: 6993835
    Abstract: A method for electrical interconnection of angularly disposed and abutted conductive patterns is disclosed along with a device created from the method. Conventional wire bonding equipment is used to apply a conductive metal ball at the junction of angularly disposed conductive patterns by orienting a cornerbond assembly whereby one or more conductive metal balls are orthogonally applied and electrically connected to the respective conductive patterns.
    Type: Grant
    Filed: December 4, 2003
    Date of Patent: February 7, 2006
    Assignee: Irvine Sensors Corp.
    Inventor: Douglas Marice Albert
  • Patent number: 6912862
    Abstract: An improved cryogenic compressor with piston position sensing is disclosed. Precision optical encoders using incremental or absolute encoding are incorporated into a compressor to allow for accurate position sensing of moving elements within the compressor. Appropriate electronic circuitry is used to interpret the position data to allow the user modify the frequency and stroke of the piston within the compressor. The invention may be used in systems with multiple compressor pistons or for position data for balance weights or displacers in a cryogenic refrigeration system.
    Type: Grant
    Filed: July 8, 2003
    Date of Patent: July 5, 2005
    Assignee: Irvine Sensors Corp.
    Inventor: Itzhak Sapir