Patents Assigned to Linear Technology Corporation
  • Patent number: 10177580
    Abstract: An energy storage stack balancing circuit may balance a set of serially connected energy storage devices. An electronic switching system may control the delivery of energy into and out of the inductor. A controller may control the electronic switching system so as to cause energy to be transferred: from one of the energy storage devices into the inductor and then out of the inductor and into a different one, a subset, or all of the energy storage devices; or from a subset of the energy storage devices into the inductor and then out of the inductor and into one, a different subset, or all of the energy storage devices; or from all of the energy storage devices into the inductor and then out of the inductor and into one or a subset the energy storage devices.
    Type: Grant
    Filed: April 21, 2016
    Date of Patent: January 8, 2019
    Assignee: Linear Technology Corporation
    Inventor: Albert M. Wu
  • Patent number: 10152111
    Abstract: A network device includes a network interface circuit, a microprocessor, a timing circuit, and a microsequencer. The timing circuit is configured to, based on a primary timing signal, generate a time signature and switch the network device from an inactive state to an active state when the time signature satisfies a predetermined threshold length of time for packet transmission. The microsequencer circuit is configured to, in response to the network device being switched to the active state, activate and configure the network interface circuit for the packet transmission, independent of the microprocessor and delays encountered by the microprocessor. The device also reduces energy consumption by using a lower frequency secondary oscillator to maintain timing information when a higher frequency primary oscillator is inactivated.
    Type: Grant
    Filed: October 9, 2017
    Date of Patent: December 11, 2018
    Assignee: Linear Technology Corporation
    Inventors: Brett Warneke, Maxim Moiseev
  • Patent number: 10135336
    Abstract: A power supply system includes a power source; a load device configured to receive power from the power source; and a power interface device coupled to the power source and the load device and configured to change a first voltage provided by the power source to a second voltage for operating the load device. The power interface device include a main switching converter configured to operate at a first switching frequency and source low frequency current to the load device and an auxiliary switching converter coupled in parallel with the main switching converter and configured to operate at a second and different switching frequency and source fast transient high frequency current to the load device.
    Type: Grant
    Filed: March 20, 2017
    Date of Patent: November 20, 2018
    Assignee: Linear Technology Corporation
    Inventor: Jian Li
  • Patent number: 10122413
    Abstract: A PoDL system includes a PSE connected via a wire pair to a PD, where differential data and DC power are transmitted over the same wire pair. Typically, low voltage/current detection and classification routines are required upon every powering up of the system to allow the PD to convey its PoDL requirements to the PSE. Various techniques are described that simplify or obviate such start-up routines or enable increased flexibility for the PoDL system. Such techniques include: ways to specify a particular PD operating voltage; ways to disable the PD's UVLO circuit during such routines; using opposite polarity voltages for the two routines; using voltage limiters or surge protectors to convey the PoDL information; detecting loop resistance; using a PSE memory to store previous results of the routines; and powering the PD communication circuit using the wire pair while the PD load is powered by an alternate power source.
    Type: Grant
    Filed: May 4, 2017
    Date of Patent: November 6, 2018
    Assignee: Linear Technology Corporation
    Inventors: Jeffrey Heath, David Dwelley
  • Patent number: 10090666
    Abstract: In one embodiment, a PoDL system includes a PSE that uses high side and low side circuit breakers that uncouple the PSE voltage source from the wire pair in the event that a fault is detected. Faults may include a temporary short to ground, or to a battery voltage, or between the wires. The breakers perform an automatic retry operation in the event the fault has been removed. The voltages on the wires in the wire pair may be monitored to determine whether the voltages are within a normal range or indicative of a fault condition. Other embodiments are disclosed.
    Type: Grant
    Filed: December 1, 2015
    Date of Patent: October 2, 2018
    Assignee: Linear Technology Corporation
    Inventors: Andrew J. Gardner, Jeffrey L. Heath, David Dwelley
  • Patent number: 10013003
    Abstract: A switching regulator circuit incorporates an offset circuit, connected in a control loop of the regulator circuit, that, in response to a signal indicating an imminent load current step, adjusts a duty cycle of a power switch for the current step prior to the regulator circuit responding to a change in output voltage due to the current step. In one embodiment, a load controller issues a digital signal shortly before a load current step. The digital signal is decoded and converted to an analog offset signal in a feedback control loop of the regulator to immediately adjust a duty cycle of the switch irrespective of the output voltage level. By proper timing of the offset, output voltage ripple is greatly reduced. The current offset may also be used to rapidly change the output voltage in response to an external signal requesting a voltage step.
    Type: Grant
    Filed: February 11, 2013
    Date of Patent: July 3, 2018
    Assignee: LINEAR TECHNOLOGY CORPORATION
    Inventors: Gregory Manlove, Yi Ding Gu, Jian Li
  • Patent number: 10003190
    Abstract: A novel system is offered for supplying power from an input node to a load coupled to an output node. The system may have multiple switches coupled between the input node and the output node. One or more limiting circuits may be configured for controlling the switches so as to limit outputs of the switches. For example, the limiting circuits may limit current through the respective switches. One or more timers may set a delay period for indicating a fault condition after the limiting is initiated.
    Type: Grant
    Filed: June 10, 2014
    Date of Patent: June 19, 2018
    Assignee: Linear Technology Corporation
    Inventors: Joshua John Simonson, David Henry Soo, Christopher Bruce Umminger
  • Patent number: 9998000
    Abstract: Methods and systems of controlling a switched capacitor converter are provided. Upon determining that a voltage across a flying capacitor is above a first threshold, a first current is drawn from a first terminal of the flying capacitor by a first current source, and a second current is provided to a second terminal of the flying capacitor by a second current source. Upon determining that the voltage across the flying capacitor is below a second threshold, the first current is provided to the first terminal of the flying capacitor by the first current source, and the second current is drawn from the second terminal of the flying capacitor by the second current source. Upon determining that the voltage across the flying capacitor is above the second threshold and below the first threshold from the reference voltage, the first and second current sources are turned OFF.
    Type: Grant
    Filed: March 21, 2017
    Date of Patent: June 12, 2018
    Assignee: LINEAR TECHNOLOGY CORPORATION
    Inventors: Xu Zhang, Jian Li, San Hwa Chee
  • Patent number: 9977446
    Abstract: In the example of a voltage regulator outputting a negative voltage, its feedback voltage will also be negative. The feedback voltage is typically created using a resistor divider. A controller IC is powered by only a positive voltage and receives the negative feedback voltage at a high impedance input of an inverting amplifier. Therefore, the inverting amplifier does not load the resistor divider, resulting in an accurate regulated output voltage. The inverting amplifier converts the negative feedback voltage to a positive feedback voltage for further processing by the controller IC. An error amplifier and a power good monitor receive both the original feedback voltage and the inverted feedback voltage and use whichever feedback voltage is the more positive one. Therefore, the controller IC may be used in voltage regulators that generate either negative or positive output voltages.
    Type: Grant
    Filed: May 11, 2017
    Date of Patent: May 22, 2018
    Assignee: Linear Technology Corporation
    Inventors: Hezekiel D. Randolph, Min Chen, Niranjan G. Kumar
  • Patent number: 9973079
    Abstract: An integrated circuit includes (a) an analog-to-digital converter operated according to a first clock signal; and (b) a charge pump circuit providing a negative power supply voltage to the integrated circuit, the charge pump circuit being operated according to a second clock signal having a frequency that is different from a frequency of the first clock signal, such that a noise level introduced by the charge pump into the analog-to-digital converter is less than the average noise level over a predetermined range of frequencies for the second clock signal. The integrated circuit may further include a clock divider circuit (e.g., a programmable clock divider) that generates both the first clock signal and the second clock signal.
    Type: Grant
    Filed: January 30, 2014
    Date of Patent: May 15, 2018
    Assignee: Linear Technology Corporation
    Inventors: Michael Keith Mayes, Todd Stuart Kaplan, David Edward Bliss
  • Patent number: 9967104
    Abstract: Circuits and techniques are described for detecting a ground fault leak between the PSE and the PD. Prior to PoDL voltage being applied to the PD, a test switch is temporarily closed for sensing a voltage drop in a loop between the positive terminal of the PSE voltage source and any ground leakage path between the PSE and the PD. If the resistance of the ground leakage path is below a certain threshold, a fault is declared. A similar test may be performed without a test switch by supplying a known test current through the loop and sensing the voltage drop. Another test is to connect the positive terminal of the PSE voltage source to the loop and sense the resulting current. After the full PoDL voltage is applied to the PD, a ground fault may be detected by sensing the equivalence between the source and return PSE currents.
    Type: Grant
    Filed: November 18, 2015
    Date of Patent: May 8, 2018
    Assignee: Linear Technology Corporation
    Inventors: Andrew J. Gardner, Jeffrey L. Heath
  • Patent number: 9966832
    Abstract: A predicted ripple in the feedback voltage of a switching converter is generated, based on the ripple over a certain number of recent switching cycles. The DC portion of the feedback voltage is filtered out. This predicted feedback voltage ripple is then added to a fixed reference voltage to create a compensated reference voltage. The compensated reference voltage is applied to the non-inverting input of an error amplifier, and the feedback voltage (having a DC component and ripple) is applied to the inverting input of the error amplifier. Thus, substantially the same ripple component is applied to both inputs and cancels out. Therefore, the output of the error amplifier is not affected by the ripple in the feedback voltage, and a non-rippling control voltage is generated by the error amplifier. As a result, the gain-bandwidth product of the converter can be increased for faster response to transients.
    Type: Grant
    Filed: May 9, 2017
    Date of Patent: May 8, 2018
    Assignee: Linear Technology Corporation
    Inventors: Michael T. Engelhardt, Leonard Shtargot
  • Patent number: 9960752
    Abstract: Multiple termination impedance values are provided in a switchable termination circuit so as to accommodate multiple transmission line characteristics. In one example, a termination matching circuit includes first and second nodes, a series interconnection of a first switch and a first impedance coupled between the first and second nodes, and another series interconnection of a second switch and a second impedance coupled between the first and second nodes. First and second control circuits respectively control the first and second switches such that a selectable impedance is provided between the first and second nodes through selective activation of the first and second switch devices by the first and second control circuits. In another example, additional nodes and resistors are provided to provide further termination impedance values.
    Type: Grant
    Filed: April 21, 2017
    Date of Patent: May 1, 2018
    Assignee: Linear Technology Corporation
    Inventors: Steven Tanghe, Ciaran J. Brennan
  • Patent number: 9955443
    Abstract: A system for synchronizing nodes in a wireless network comprises a first node and a second node. The first node comprising a transmitter, a receiver, and a first time keeper. The second node comprising a transmitter, a receiver, a second time keeper, a timing error measurer for making a timing error measurement between the first time keeper and the second time keeper. The second timekeeper is adjusted to target minimizing the timing error measurement.
    Type: Grant
    Filed: December 30, 2014
    Date of Patent: April 24, 2018
    Assignee: Linear Technology Corporation
    Inventors: Gordon Alexander Charles, Lance Robert Doherty, Thor Nelson Juneau, Mark Alan Lemkin, Jonathan Simon, Zhenqiang Ye
  • Patent number: 9897981
    Abstract: In a method performed by a PoE system, a PSE provides data and operating voltage over Ethernet wires to a PD. Before the full PoE voltage is supplied, the PSE generates a low current signal received by the PD. A circuit in the PD, connected across its input terminals, has a characteristic analog response to the PSE signal corresponding to the PD's PoE requirements, such as whether the PD is a Type 1 or Type 2 PD. The circuit may be a certain value capacitor, zener diode, resistor, or other circuit. The PSE may generate a fixed current, fixed voltage, or time varying signal. Upon the PSE sensing the magnitude of the analog signal response at a particular time, the PSE associates the response with the PoE requirements of the PD. The PSE then applies the full PoE voltage in accordance with the PD's PoE requirements.
    Type: Grant
    Filed: September 30, 2014
    Date of Patent: February 20, 2018
    Assignee: Linear Technology Corporation
    Inventors: David Dwelley, Jeffrey Heath, Kirk Su, Ryan Huff
  • Patent number: 9899921
    Abstract: A current mode switching converter includes a transistor switch, an inductor configured to conduct a ramping inductor current as the transistor switch is turned on and off at a particular duty cycle, and an inductor current sensor generating a current sense signal. The current sense signal has an up-slope portion and a down-slope portion. A separate ramp generator generates a ramp voltage for each switching cycle. A slope compensation circuit compensates the ramp voltage, depending on the duty cycle and other factors, to create a compensated ramp voltage. The compensated ramp voltage is then summed with the current sense signal to create a compensated current sense signal for a comparator. The slope compensation circuit forces the compensated current sense signal to have an up-slope greater than an absolute value of its down-slope at least for duty cycles greater than 50% to rapidly dampen perturbations in the duty cycle.
    Type: Grant
    Filed: February 1, 2017
    Date of Patent: February 20, 2018
    Assignee: LINEAR TECHNOLOGY CORPORATION
    Inventor: Vikas V. Paduvalli
  • Patent number: 9866245
    Abstract: A method and system of providing an active differential resistor. The active differential resistor includes a diode having a first node and a second node. There is a capacitor coupled in series between the first node of the diode and an input of the active differential resistor. There is a current source coupled across the first node and the second node of the diode and configured to forward bias the diode such that a Johnson-Nyquist noise of the active differential resistor is replaced by a shot noise.
    Type: Grant
    Filed: August 12, 2016
    Date of Patent: January 9, 2018
    Assignee: LINEAR TECHNOLOGY CORPORATION
    Inventor: Michael Thomas Engelhardt
  • Patent number: 9860072
    Abstract: A system includes a master and a slave coupled via a wire pair for transmitting differential data. The master and slave are each powered by a local DC power supply. In a normal mode, a DC voltage and differential data are supplied over the same wire pair. The differential data is processed by a PHY AC-coupled to the wire pair. To enter a low power sleep mode, such as due to a temporary non-use of the system, the master interrupts the DC voltage on the wire pair, which signals to the slave to enter the sleep mode. The system is woken up by reapplying the DC voltage to the wire pair to signal to the slave to wake up. Only the DC path, and not the data path, is used for signaling the sleep mode and awake mode, so the data path can be disabled to conserve power.
    Type: Grant
    Filed: April 20, 2016
    Date of Patent: January 2, 2018
    Assignee: Linear Technology Corporation
    Inventors: Andrew J. Gardner, David M. Dwelley, Heath Stewart
  • Patent number: 9859909
    Abstract: A method and system of an analog to digital conversion having an exponential result are provided. An analog input signal is received by the ramp ADC. The analog input signal is converted into an N-bit digital signal having a linear relationship with the analog input signal. An internal gated clock signal is generated based on the received first clock signal. The gated clock signal is used as an input to an M-bit register. An output of the M-bit register is multiplied by a predetermined factor. The product of the multiplication is provided as an input to the M-bit register. The output of the M-bit register provides an M-bit output having an exponential relationship with the analog input signal.
    Type: Grant
    Filed: March 1, 2017
    Date of Patent: January 2, 2018
    Assignee: Linear Technology Corporation
    Inventor: Joshua Cowan
  • Patent number: 9859951
    Abstract: A PoDL system includes a PSE connected via a wire pair to a PD, where differential data and DC power are transmitted over the same wire pair. Typically, low voltage/current detection and classification routines are required upon every powering up of the system to allow the PD to convey its PoDL requirements to the PSE. Various techniques are described that simplify or obviate such start-up routines or enable increased flexibility for the PoDL system. Such techniques include: ways to specify a particular PD operating voltage; ways to disable the PD's UVLO circuit during such routines; using opposite polarity voltages for the two routines; using voltage limiters or surge protectors to convey the PoDL information; detecting loop resistance; using a PSE memory to store previous results of the routines; and powering the PD communication circuit using the wire pair while the PD load is powered by an alternate power source.
    Type: Grant
    Filed: November 24, 2014
    Date of Patent: January 2, 2018
    Assignee: Linear Technology Corporation
    Inventors: Jeffrey Heath, David Dwelley