Patents Assigned to Ramtron International
-
Patent number: 6097231Abstract: An RC equivalent delay circuit includes an input node, an output node, a feedback node, and an intermediate node; a first inverter having an input coupled to the input node and an output coupled to the intermediate node; a second inverter having an input coupled to the intermediate node and an output coupled to the feedback node; a third inverter having an input coupled to the feedback node and an output coupled to the output node; and one or two switches having a first input coupled to the input node, a second input coupled to the feedback node, and an output coupled to the intermediate node.Type: GrantFiled: May 29, 1998Date of Patent: August 1, 2000Assignee: Ramtron International CorporationInventor: Gary P. Moscaluk
-
Patent number: 6090443Abstract: A multi-layer ferroelectric thin film includes a nucleation layer, a bulk layer, and an optional cap layer. A thin nucleation layer of a specific composition is implemented on a bottom electrode to optimize ferroelectric crystal orientation and is markedly different from the composition required in the bulk of a ferroelectric film. The bulk film utilizes the established nucleation layer as a foundation for its crystalline growth. A multi-step deposition process is implemented to achieve a desired composition profile. This method also allows for an optional third composition adjustment near the upper surface of the film to ensure compatibility with an upper electrode interface and to compensate for interactions resulting from subsequent processing.Type: GrantFiled: April 22, 1998Date of Patent: July 18, 2000Assignee: Ramtron International CorporationInventor: Brian Lee Eastep
-
Patent number: 6080499Abstract: A multi-layer ferroelectric thin film includes a nucleation layer, a bulk layer, and an optional cap layer. A thin nucleation layer of a specific composition is implemented on a bottom electrode to optimize ferroelectric crystal orientation and is markedly different from the composition required in the bulk of a ferroelectric film. The bulk film utilizes the established nucleation layer as a foundation for its crystalline growth. A multi-step deposition process is implemented to achieve a desired composition profile. This method also allows for an optional third composition adjustment near the upper surface of the film to ensure compatibility with an upper electrode interface and to compensate for interactions resulting from subsequent processing.Type: GrantFiled: July 18, 1997Date of Patent: June 27, 2000Assignee: Ramtron International CorporationInventor: Brian Lee Eastep
-
Patent number: 6072741Abstract: An integrated circuit first-in, first-out ("FIFO") memory device comprises an input bus for receiving data, an input buffer coupled to the input bus for storing the data and at least one dynamic random access memory ("DRAM") array coupled to the input buffer. A write pointer is operative for storing the data in the input buffer to a location within the memory array indicated and an output bus is coupled to the memory array and a read pointer for providing previously written data from the memory array at a location indicated by the read pointer. In a preferred embodiment, the FIFO further comprises at least one static random access memory ("SRAM") cache interposed between the input and output buses and the memory array having a width corresponding to each row of the memory array. In an alternative embodiment, the FIFO memory device includes a "Retransmit" feature which allows data to be read from the device multiple times as well as the Read Pointer to be selectively placed under user control.Type: GrantFiled: March 11, 1999Date of Patent: June 6, 2000Assignee: Ramtron International CorporationInventor: Craig Taylor
-
Patent number: 6060919Abstract: A preferred state power-up latch circuit includes first and second cross-coupled P-channel transistors coupled to a first source of supply voltage, first and second cross-coupled N-channel transistors coupled to a second source of supply voltage, the transistors being coupled together to form a latch having an output node, in which at least one of the gate lengths is unequal to the other gates lengths in order to establish a preferred state upon power-up, and the gate width of all the transistors is equal.Type: GrantFiled: December 4, 1998Date of Patent: May 9, 2000Assignee: Ramtron International CorporationInventors: Dennis R. Wilson, William F. Kraus
-
Patent number: 6027947Abstract: A ferroelectric capacitor includes a bottom electrode, a top electrode, and a ferroelectric layer located between the top and bottom electrodes that extends to completely encapsulate the top electrode, except for a contact hole to allow metalization of the top electrode. The total encapsulation of the top electrode reduces the sensitivity of the ferroelectric capacitor to hydrogen and thus improves electrical switching performance. The encapsulation technique can also be used to improve the performance of ferroelectric transistors and other devices.Type: GrantFiled: March 27, 1997Date of Patent: February 22, 2000Assignee: Ramtron International CorporationInventors: Thomas A. Evans, George Argos, Jr.
-
Patent number: 6028783Abstract: A memory cell layout for use in a 1T/1C ferroelectric memory array includes an access transistor having a gate coupled to a word line and a current path coupled between a bit line and an internal cell node, a shunt word line extending across the memory cell that is electrically isolated from the word line and the access transistor within the physical boundary of the memory cell, and a ferroelectric capacitor coupled between the internal cell node and a plate line.Type: GrantFiled: November 14, 1997Date of Patent: February 22, 2000Assignee: Ramtron International CorporationInventors: Judith E. Allen, William F. Kraus, Lark E. Lehman
-
Patent number: 6008659Abstract: A test method for characterizing retention performance, both same state and opposite state performance, of ferroelectric capacitors includes the steps of writing an original complementary data state into first and second ferroelectric capacitors after the ferroelectric capacitors have been initialized into an initial valid data state. The first and second ferroelectric capacitors are then subjected to time and temperature stress. The original complementary data state from the first and second ferroelectric capacitors is then read, and same state charge (Q.sub.SS) information is collected. An opposite complementary data state is then written in the first and second capacitors. After a short time interval, possibly at an elevated temperature, the opposite complementary data state from the first and second ferroelectric capacitors is read to gather opposite state charge (Q.sub.OS) information. The original complementary data state is then written into the first and second ferroelectric capacitors.Type: GrantFiled: March 15, 1996Date of Patent: December 28, 1999Assignee: Ramtron International CorporationInventor: Steven Traynor
-
Patent number: 6002634Abstract: A method of driving a sense amplifier having at least one input/output node and at least one latch node the method includes the steps of initially setting the latch node to a first logic state such that the sense amplifier is disabled, adjusting the latch node voltage in one or more discrete levels, and finally setting the latch node to a second logic state such that the sense amplifier is enabled.Type: GrantFiled: November 14, 1997Date of Patent: December 14, 1999Assignee: Ramtron International CorporationInventor: Dennis R. Wilson
-
Patent number: 5999461Abstract: A bootstrap circuit suitable for use in driving the word line of a FRAM.RTM. memory circuit is energized by a VDD power supply voltage. The bootstrap circuit includes a first N-channel MOS transistor wherein the source/drain forms the input of the circuit. A second N-channel MOS transistor is included wherein one of the source/drains receives a clock signal, and the other source/drain forms the output, which drives the word line. The gate of the second transistor is coupled to the other source/drain of the first transistor. The bootstrap circuit includes further circuitry for generating a voltage greater tan the VDD power supply voltage that is coupled to the gate of the first transistor. A capacitor or capacitor-connected transistor is coupled between the input and the gate of the first transistor, and a third transistor has one source/drain coupled to the gate of the first transistor, and the other source/drain receives a control signal, and the gate is coupled to the VDD power supply.Type: GrantFiled: June 7, 1996Date of Patent: December 7, 1999Assignee: Ramtron International CorporationInventors: Donald J. Verhaeghe, Dennis R. Wilson
-
Patent number: 5995406Abstract: A plate line segmentation scheme for a 1T/1C ferroelectric memory architecture includes an array of 1T/1C ferroelectric memory cells, word lines corresponding to each row of 1T/1C ferroelectric memory cells, and plate lines corresponding to each row of 1T/1C ferroelectric memory cells, wherein each plate line is divided into two or more equal plate line segments, only one of which is driven when a corresponding word line is selected.Type: GrantFiled: November 14, 1997Date of Patent: November 30, 1999Assignee: Ramtron International CorporationInventors: William F. Kraus, Lark E. Lehman
-
Patent number: 5990513Abstract: A yield enhancement technique for integrated circuit processing which reduces the deleterious effects of H.sub.2 O contamination which is absorbed by conventional dielectric films resulting in an undesired subsequent out-diffusion of hydrogen when the integrated circuit die is subsequently subjected to relatively high processing temperatures such as those experienced in CERDIP packaging. The technique disclosed comprises the formation of an interlevel dielectric layer having hydrophilic properties (for example, 7.5% phosphorus doped TEOS) at least partially surrounding a device on the integrated circuit which layer is then subjected to an annealing operation to drive off at least a portion of any moisture present therein.Type: GrantFiled: October 8, 1996Date of Patent: November 23, 1999Assignee: Ramtron International CorporationInventors: Stanley C. Perino, Sanjay Mitra, George Argos, Jr., Holli Harper
-
Patent number: 5986919Abstract: A reference cell layout for use in a 1T/1C ferroelectric memory array includes a transistor of a first polarity type having a gate coupled to a reference word line and a current path coupled between a bit line and an internal cell node, a transistor of a second polarity type having a gate coupled to a pre-charge line and a current path coupled between a source of power supply voltage and the internal cell node, a shunt reference word line extending across the reference cell that is electrically isolated from the reference word line, the pre-charge line and the transistors within the physical boundary of the memory cell, and a ferroelectric capacitor coupled between the internal cell node and a reference plate line.Type: GrantFiled: November 14, 1997Date of Patent: November 16, 1999Assignee: Ramtron International CorporationInventors: Judith E. Allen, William F. Kraus, Dennis R. Wilson, Lark E. Lehman
-
Patent number: 5985713Abstract: An iridium oxide local interconnect method for a ferroelectric memory cell includes the steps of forming a conductive layer that extends from a source/drain contact of the transistor proximate to an electrode contact of the ferroelectric capacitor and forming an iridium oxide local interconnect extending from the source/drain contact of the transistor to the electrode contact of the ferroelectric capacitor. The conductive layer is laterally terminated not less than one-half micron from the electrode contact of the ferroelectric capacitor. The conductive layer can include an upper iridium layer and a bottom titanium nitride layer, or can include a single layer of completely reacted titanium nitride. After the local interconnect is formed a top oxide layer is deposited. A late recovery anneal is then performed in oxygen at an elevated temperature to rejuvenate the electrical characteristics of the ferroelectric capacitor. Finally, a bit line contact is opened and metalized.Type: GrantFiled: October 29, 1998Date of Patent: November 16, 1999Assignee: Ramtron International CorporationInventor: Richard A. Bailey
-
Patent number: 5983313Abstract: The method and apparatus of the current invention relates to an intelligent cache management system for servicing a main memory and a cache. The cache resources are allocated to segments of main memory rows based on a simple or complex allocation process. The complex allocation performs a predictive function allocating scarce resources based on the probability of future use. The apparatus comprises a main memory coupled by a steering unit to a cache. The steering unit controls where in cache a given main memory row segment will be placed. The operation of the steering unit is controlled by an intelligent cache allocation unit. The unit allocates new memory access requests cache locations which are least frequently utilized. Since a given row segment may be placed anywhere in a cache row, the allocation unit performs the additional function of adjusting the column portion of a memory access request to compensate for the placement of the requested segment in the cache.Type: GrantFiled: April 10, 1996Date of Patent: November 9, 1999Assignee: Ramtron International CorporationInventors: Doyle James Heisler, James Dean Joseph, Dion Nickolas Heisler
-
Patent number: 5978251Abstract: A method of driving a selected plate line segment in a 1T/1C memory, the method including the steps of logically combining an odd word line signal and an even word line signal to form a first logic signal, logically combining the first logic signal with a plate clock signal to form a second logic signal, latching the second logic signal, and driving the selected plate line segment with the latched second logic signal.Type: GrantFiled: November 14, 1997Date of Patent: November 2, 1999Assignee: Ramtron International CorporationInventors: William F. Kraus, Donald J. Verhaeghe
-
Patent number: 5969980Abstract: A sense amplifier cell layout for use in a 1T/1C ferroelectric memory array includes a first sense amplifier having two input/output nodes for receiving a first bit line signal and a first inverted bit line signal and a second sense amplifier having two input/output nodes for receiving a second bit line signal and a second inverted bit line signal, wherein the combined width of the first and second sense amplifiers is substantially the same as the width of two columns of 1T/1C memory cells used in the array.Type: GrantFiled: November 14, 1997Date of Patent: October 19, 1999Assignee: Ramtron International CorporationInventors: Judith E. Allen, Dennis R. Wilson, Lark E. Lehman
-
Patent number: 5969935Abstract: A lead zirconate titanate ferroelectric film used as the dielectric layer in a ferroelectric capacitor is doped with calcium and/or strontium, and the lead composition selected to improve data retention performance. The chemical formula for the ferroelectric film is: (Pb.sub.v Ca.sub.w Sr.sub.x La.sub.y)(Zr.sub.z Ti.sub.(1-z))O.sub.3 ; wherein v is ideally between 0.9 and 1.3; w is ideally between 0 and 0.1; x is ideally between 0 and 0.1; y is ideally between 0 and 0.1, and z is ideally between 0 and 0.9. In addition, the chemical composition of the ferroelectric film is further specified in that the measured opposite state charge at a specific time and temperature of the ferroelectric capacitor is greater than eight micro-Coulombs per square centimeter, and the rate of imprint degradation is less than fifteen percent per decade.Type: GrantFiled: March 15, 1996Date of Patent: October 19, 1999Assignee: Ramtron International CorporationInventors: Lee Kammerdiner, Tom Davenport, Domokos Hadnagy
-
Patent number: 5956266Abstract: A reference cell for a 1T/1C ferroelectric memory includes a transistor of a first polarity type having a gate coupled to a reference cell word line, and a current path coupled between a bit line and an internal reference cell node, a transistor of a second polarity type having a gate coupled to a pre-charge line, and a current path coupled between a source of supply voltage and the internal reference cell node, and a ferroelectric capacitor coupled between the internal reference cell node and ground.Type: GrantFiled: November 14, 1997Date of Patent: September 21, 1999Assignee: Ramtron International CorporationInventors: Dennis R. Wilson, William F. Kraus, Lark E. Lehman, Steven D. Traynor
-
Patent number: 5926110Abstract: A single integrated circuit for an RF/ID transponder includes a nonvolatile memory portion, which is ideally a ferroelectric memory, digital logic, digital interface circuitry, and differential analog driver circuitry for driving an antenna that is contained within the RF/ID transponder, but external to the integrated circuit. In series with each leg of the differential analog driver circuitry, and also fabricated on the single integrated circuit, are two groups of serially connected resistors. All circuit nodes associated with the resistors are connected to a signal level control logic block that is in communication with the on-chip digital logic block. The signal level control logic block is used to selectively control the output resistance of the driver circuitry such that a proper balance between incoming and outgoing signal levels is achieved.Type: GrantFiled: August 30, 1995Date of Patent: July 20, 1999Assignee: Ramtron International CorporationInventors: Jeffery E. Downs, Gregory Smith