Patents Assigned to Sandisk 3D LLC
  • Patent number: 8503215
    Abstract: A memory cell is provided that includes a steering element, and a non-volatile state change element coupled in series with the steering element. The steering element and state change element are disposed in a vertically-oriented pillar. Other aspects are also provided.
    Type: Grant
    Filed: June 19, 2012
    Date of Patent: August 6, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Mark G. Johnson, Thomas H. Lee, Vivek Subramanian, Paul Michael Farmwald, James M. Cleeves
  • Patent number: 8498146
    Abstract: A storage system and method for operating the storage system that uses reversible resistance-switching elements is described. Techniques are disclosed herein for varying programming conditions to account for different resistances that memory cells have. These techniques can program memory cells in fewer attempts, which can save time and/or power. Techniques are disclosed herein for achieving a high programming bandwidth while reducing the worst case current and/or power consumption.
    Type: Grant
    Filed: February 15, 2012
    Date of Patent: July 30, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Deepak C. Sekar, Klaus Schuegraf, Roy Scheuerlein
  • Patent number: 8497204
    Abstract: In a first aspect, a method is provided that includes: forming a plurality of conductive or semiconductive features above a first dielectric material; depositing a second dielectric material above the conductive or semiconductive features; etching a void in the second dielectric material, wherein the etch is selective between the first and the second dielectric material and the etch stops on the first dielectric material; and exposing a portion of the conductive or semiconductive features. Numerous other aspects are provided.
    Type: Grant
    Filed: April 15, 2011
    Date of Patent: July 30, 2013
    Assignee: SanDisk 3D LLC
    Inventor: Christopher J. Petti
  • Publication number: 20130187114
    Abstract: A non-volatile memory device includes a plurality of non-volatile memory cells. Each of the non-volatile memory cells includes a first electrode, a diode steering element, a storage element located in series with the diode steering element, a second electrode, and a nano-rail electrode having a width of 15 nm or less.
    Type: Application
    Filed: January 23, 2012
    Publication date: July 25, 2013
    Applicant: SanDisk 3D LLC
    Inventors: James K. Kai, Henry Chien, George Matamis, Vinod R. Purayath
  • Publication number: 20130183829
    Abstract: A method is provided that includes forming completely distinct first features above a substrate, forming sidewall spacers on the first features, filling spaces between adjacent sidewall spacers with filler features, and removing the sidewall spacers. Numerous other aspects are provided.
    Type: Application
    Filed: February 6, 2013
    Publication date: July 18, 2013
    Applicant: SANDISK 3D LLC
    Inventor: SANDISK 3D LLC
  • Publication number: 20130181181
    Abstract: A MIIIM diode and method of fabricating are disclosed. In one aspect, the MIIIM diode comprises a first metal electrode, a first region comprising a first insulator material having an interface with the first metal electrode, a second region comprising a second insulator material having an interface with the first insulator material, a third region comprising a third insulator material having an interface with the second insulator material, and a second metal electrode having an interface with the third insulator material. At least one of the first, second, or third insulator materials is lanthanum oxide.
    Type: Application
    Filed: March 6, 2013
    Publication date: July 18, 2013
    Applicant: SANDISK 3D LLC
    Inventor: SanDisk 3D LLC
  • Patent number: 8487292
    Abstract: A non-volatile resistance-switching memory element includes a resistance-switching element formed from a metal oxide layer having a dopant which is provided at a relatively high concentration such as 10% or greater. Further, the dopant is a cation having a relatively large ionic radius such as 70 picometers or greater, such as Magnesium, Chromium, Calcium, Scandium or Yttrium. A cubic fluorite phase lattice may be formed in the metal oxide even at room temperature so that switching power may be reduced. The memory element may be pillar-shaped, extending between first and second electrodes and being in series with a steering element such as a diode. The metal oxide layer may be deposited at the same time as the dopant. Or, using atomic layer deposition, an oxide of a first metal can be deposited, followed by an oxide of a second metal, followed by annealing to cause intermixing, in repeated cycles.
    Type: Grant
    Filed: July 23, 2010
    Date of Patent: July 16, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Deepak C. Sekar, Franz Kreupl
  • Publication number: 20130175492
    Abstract: In some embodiments, a memory cell is provided that includes a metal-insulator-metal stack and a steering element coupled to the metal-insulator-metal stack. The metal-insulator-metal stack includes a first conductive layer, a reversible resistivity switching layer above the first conductive layer, and a second conductive layer above the reversible resistivity switching layer. The first conductive layer and/or the second conductive layer includes a first semiconductor material layer. The steering element includes the first semiconductor material layer. Numerous other aspects are provided.
    Type: Application
    Filed: March 4, 2013
    Publication date: July 11, 2013
    Applicant: SanDisk 3D LLC
    Inventor: SanDisk 3D LLC
  • Publication number: 20130175675
    Abstract: A method of forming a memory cell is provided. The method includes forming a first pillar-shaped element that includes a first semiconductor material, forming a first opening self-aligned with the first pillar-shaped element, and depositing a second semiconductor material in the first opening to form a second pillar-shaped element above the first pillar-shaped element. Other aspects are also provided.
    Type: Application
    Filed: March 1, 2013
    Publication date: July 11, 2013
    Applicant: SANDISK 3D LLC
    Inventor: SanDisk 3D LLC
  • Patent number: 8482960
    Abstract: A non-volatile storage apparatus comprises a set of Y lines, a set of X lines and a plurality of memory cells in communication with the set of X lines and the set of Y lines. Each memory cell of the plurality of memory cells includes a resistance element in a static resistance condition and two or more reversible resistance-switching elements. The resistance element in the static resistance condition and the two or more reversible resistance-switching elements are connected to different Y lines of the set of Y lines. The resistance element in the low resistance state and the two or more reversible resistance-switching elements are connected to a common X line of the set of X lines. One or multiple bits of data are programmed into a particular memory cell of the plurality of memory cells by causing current flow between Y lines connected to the particular memory cell.
    Type: Grant
    Filed: February 14, 2012
    Date of Patent: July 9, 2013
    Assignee: Sandisk 3D LLC
    Inventor: Roy E. Scheuerlein
  • Patent number: 8482973
    Abstract: A memory cell is provided that includes a first conductor, a second conductor, and a semiconductor junction diode between the first and second conductors. The semiconductor junction diode is not in contact with a material having a lattice mismatch of less than 12 percent with the semiconductor junction diode. In addition, no resistance-switching element having its resistance changed by application of a programming voltage by more than a factor of two is disposed between the semiconductor junction diode and the first conductor or between the semiconductor junction diode and the second conductor. Numerous other aspects are provided.
    Type: Grant
    Filed: August 7, 2012
    Date of Patent: July 9, 2013
    Assignee: SanDisk 3D LLC
    Inventors: S. Brad Herner, Abhijit Bandyopadhyay
  • Patent number: 8481394
    Abstract: In a first aspect, a method of forming a memory cell is provided that includes: (a) forming a layer of dielectric material above a substrate; (b) forming an opening in the dielectric layer; (c) depositing a solution that includes a carbon-based switching material on the substrate; (d) rotating the substrate to cause the solution to flow into the opening and to form a carbon-based switching material layer within the opening; and (e) forming a memory element using the carbon-based switching material layer. Numerous other aspects are provided.
    Type: Grant
    Filed: March 4, 2010
    Date of Patent: July 9, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Michael Y. Chan, April D. Schricker
  • Patent number: 8481396
    Abstract: Memory cells, and methods of forming such memory cells, are provided that include a steering element coupled to a carbon-based reversible resistivity switching material that has an increased resistivity, and a switching current that is less than a maximum current capability of the steering element used to control current flow through the carbon-based reversible resistivity switching material. In particular embodiments, methods and apparatus in accordance with this invention form a steering element, such as a diode, having a first cross-sectional area, coupled to a reversible resistivity switching material, such as aC, having a region that has a second cross-sectional area smaller than the first cross-sectional area.
    Type: Grant
    Filed: July 13, 2010
    Date of Patent: July 9, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Huiwen Xu, Er-Xuan Ping, Xiying Costa, Thomas J. Kwon
  • Publication number: 20130170283
    Abstract: A three-dimensional array of memory elements that reversibly change a level of electrical conductance in response to a voltage difference being applied across them. Memory elements are provided across a plurality of planes positioned different distances above a semiconductor substrate. Bit lines to which the memory elements of all planes are connected are oriented vertically from the substrate and through the plurality of planes. The memory elements can be set to a low resistance state and reset to a high resistance state during standard operation by biasing appropriate voltages on the word lines and bit lines. Prior to standard operation, the memory elements undergo a forming operation, during which current through the bit lines is limited. A forming voltage is applied to the memory elements during forming with a polarity such that the bit line acts as a cathode and the word line acts as an anode, with the cathode having a lower electron injection energy barrier to the switching material than the anode.
    Type: Application
    Filed: December 10, 2012
    Publication date: July 4, 2013
    Applicant: SANDISK 3D LLC
    Inventor: Sandisk 3D LLC
  • Publication number: 20130164921
    Abstract: Methods are provided for forming a monolithic three dimensional memory array. An example method includes: (a) forming a first plurality of substantially parallel, substantially coplanar conductors above a substrate; (b) forming a first plurality of semiconductor elements above the first plurality of substantially parallel, substantially coplanar conductors; and (c) forming a second plurality of substantially parallel, substantially coplanar conductors above the first plurality of semiconductor elements. Each of the first plurality of semiconductor elements includes a first heavily doped layer having a first conductivity type, a second lightly doped layer on and in contact with the first heavily doped layer, and a third heavily doped layer on and in contact with the second lightly doped layer. The third heavily doped layer has a second conductivity type opposite the first conductivity type. Numerous other aspects are provided.
    Type: Application
    Filed: February 25, 2013
    Publication date: June 27, 2013
    Applicant: SANDISK 3D LLC
    Inventor: SanDisk 3D LLC
  • Patent number: 8471360
    Abstract: In a first aspect, a method of forming a metal-insulator-metal (“MIM”) stack is provided, the method including: (1) forming a dielectric material having an opening and a first conductive carbon layer within the opening; (2) forming a spacer in the opening; (3) forming a carbon-based switching material on a sidewall of the spacer; and (4) forming a second conductive carbon layer above the carbon-based switching material. A ratio of a cross sectional area of the opening in the dielectric material to a cross sectional area of the carbon-based switching material on the sidewall of the spacer is at least 5. Numerous other aspects are provided.
    Type: Grant
    Filed: April 14, 2010
    Date of Patent: June 25, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Franz Kreupl, Er-Xuan Ping, Jingyan Zhang, Huiwen Xu
  • Patent number: 8470646
    Abstract: In a first aspect, a method of forming a memory cell is provided that includes (1) forming a metal-insulator-metal (“MIM”) stack above a substrate, the MIM stack including a carbon-based switching material having a resistivity of at least 1×104 ohm-cm; and (2) forming a steering element coupled to the MIM stack. Numerous other aspects are provided.
    Type: Grant
    Filed: December 30, 2009
    Date of Patent: June 25, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Huiwen Xu, Xiying Chen, Er-Xuan Ping
  • Patent number: 8466044
    Abstract: Memory cells, and methods of forming such memory cells, are provided that include a carbon-based reversible resistivity switching material. In particular embodiments, methods in accordance with this invention form a memory cell by forming a carbon-based reversible resistance-switching material above a substrate, forming a carbon nitride layer above the carbon-based reversible resistance-switching material, and forming a barrier material above the carbon nitride layer using an atomic layer deposition process. Other aspects are also provided.
    Type: Grant
    Filed: August 5, 2009
    Date of Patent: June 18, 2013
    Assignee: SanDisk 3D LLC
    Inventor: Huiwen Xu
  • Patent number: 8467224
    Abstract: In some aspects, a microelectronic structure is provided that includes (1) a first conducting layer; (2) a first dielectric layer formed above the first conducting layer and having a feature that exposes a portion of the first conducting layer; (3) a graphitic carbon film disposed on a sidewall of the feature defined by the first dielectric layer and in contact with the first conducting layer at a bottom of the feature; and (4) a second conducting layer disposed above and in contact with the graphitic carbon film. Numerous other aspects are provided.
    Type: Grant
    Filed: April 9, 2009
    Date of Patent: June 18, 2013
    Assignee: SanDisk 3D LLC
    Inventors: April D. Schricker, Mark H. Clark, Andy Fu, Huiwen Xu
  • Patent number: 8466068
    Abstract: The present invention provides systems, apparatus, and methods for forming three dimensional memory arrays using a multi-depth imprint lithography mask and a damascene process. An imprint lithography mask for manufacturing a memory layer in a three dimensional memory is described. The mask includes a translucent material formed with features for making an imprint in a transfer material to be used in a damascene process, the mask having a plurality of imprint depths. At least one imprint depth corresponds to trenches for forming memory lines and at least one depth corresponds to holes for forming vias. Numerous other aspects are disclosed.
    Type: Grant
    Filed: December 31, 2007
    Date of Patent: June 18, 2013
    Assignee: SanDisk 3D LLC
    Inventor: Roy E. Scheuerlein