Patents Assigned to Sandisk 3D LLC
  • Publication number: 20130148421
    Abstract: Methods of programming two terminal memory cells are provided. A method includes: (a) reading information of a memory page including first, second, and nth memory cells, the information including first, second, and nth program pulse tuning instructions; (b) creating a first program pulse in accordance with the first program pulse tuning instructions to program the first memory cell; (c) locking the first memory cell from further programming pulses; (d) creating a second program pulse in accordance with the second program pulse tuning instructions to program the second memory cell; (e) locking the second memory cell from further programming pulses; and (f) creating an nth program pulse in accordance with the nth program pulse tuning instructions to program the nth memory cell.
    Type: Application
    Filed: February 12, 2013
    Publication date: June 13, 2013
    Applicant: SANDISK 3D LLC
    Inventor: SanDisk 3D LLC
  • Publication number: 20130146832
    Abstract: A memory cell is provided that includes a reversible resistance-switching element above a substrate. The reversible resistance-switching element includes an etched material layer that includes an oxidized layer of the etched material layer above a non-oxidized layer of the etched material layer. Numerous other aspects are provided.
    Type: Application
    Filed: February 11, 2013
    Publication date: June 13, 2013
    Applicant: SANDISK 3D LLC
    Inventor: SanDisk 3D LLC
  • Patent number: 8462580
    Abstract: A memory system includes a plurality of non-volatile storage elements that each comprise a diode (or other steering device) in series with reversible resistance-switching material. One or more circuits in the memory system program the non-volatile storage elements by changing the reversible resistance-switching material of one or more non-volatile storage elements to a first resistance state. The memory system can also change the reversible resistance-switching material of one or more of the non-volatile storage elements from the first resistance state to a second resistance state by applying one or more pairs of opposite polarity voltage conditions (e.g., pulses) to the respective diodes (or other steering devices) such that current flows in the diodes (or other steering devices) without operating the diodes (or other steering devices) in breakdown condition.
    Type: Grant
    Filed: November 17, 2010
    Date of Patent: June 11, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Peter Rabkin, George Samachisa, Roy E. Scheuerlein
  • Publication number: 20130135925
    Abstract: A memory array having memory cells comprising a diode and a phase change material is reliably programmed by maintaining all unselected memory cells in a reverse biased state. Thus leakage is low and assurance is high that no unselected memory cells are disturbed. In order to avoid disturbing unselected memory cells during sequential writing, previously selected word and bit lines are brought to their unselected voltages before new bit lines and word lines are selected. A modified current mirror structure controls state switching of the phase change material.
    Type: Application
    Filed: January 25, 2013
    Publication date: May 30, 2013
    Applicant: SANDISK 3D LLC
    Inventor: SANDISK 3D LLC
  • Patent number: 8450181
    Abstract: A nonvolatile memory cell including a storage element in series with a diode steering element. At least one interface of the diode steering element is passivated.
    Type: Grant
    Filed: January 8, 2010
    Date of Patent: May 28, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Xiying Chen, Kun Hou, Chuanbin Pan, Abhijit Bandyopadhyay, Yung-Tin Chen
  • Patent number: 8450835
    Abstract: One embodiment of the invention provides a semiconductor diode device including a first conductivity type region, a second conductivity type region, where the second conductivity type is different from the first conductivity type, an intrinsic region located between the first conductivity type region and the second conductivity type region; a first halo region of the first conductivity type located between the second conductivity type region and the intrinsic region, and optionally a second halo region of the second conductivity type located between the first conductivity type region and the intrinsic region.
    Type: Grant
    Filed: April 29, 2008
    Date of Patent: May 28, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Xiying Chen, Mark H. Clark, S. Brad Herner, Tanmay Kumar
  • Publication number: 20130130467
    Abstract: A method of making a memory array is provided that includes forming a layer over a substrate, forming features over the layer, forming sidewall spacers on each of the features, filling spaces between adjacent sidewall spacers with filler features, removing the sidewall spacers to leave the features and the filler features, and etching the layer using the features and the filler features as a mask to form pillar shaped nonvolatile memory cells. Numerous other aspects are provided.
    Type: Application
    Filed: January 18, 2013
    Publication date: May 23, 2013
    Applicant: SANDISK 3D LLC
    Inventor: SANDISK 3D LLC
  • Publication number: 20130126821
    Abstract: In a first aspect, a metal-insulator-metal (“MIM”) stack is provided that includes a first conductive layer, a resistivity-switching layer having a metal oxide layer formed above the first conductive layer, a material layer between the first conductive layer and the resistivity-switching layer, and a second conductive layer above the resistivity-switching layer. The first conductive layer includes a multi-layer metal-silicide stack, and the material layer has a Gibbs free energy of formation per O between about ?3 and ?6 eV. A memory cell may be formed from the MIM stack. Numerous other aspects are provided.
    Type: Application
    Filed: January 14, 2013
    Publication date: May 23, 2013
    Applicant: SANDISK 3D LLC
    Inventor: SanDisk 3D LLC
  • Patent number: 8445385
    Abstract: Memory cells, and methods of forming such memory cells are provided that include a steering element coupled to a carbon-based reversible resistivity-switching material. In particular embodiments, methods in accordance with this invention etch a carbon nano-tube (“CNT”) film formed over a substrate, the methods including coating the substrate with a masking layer, patterning the masking layer, and etching the CNT film through the patterned masking layer using a non-oxygen based chemistry. Other aspects are also described.
    Type: Grant
    Filed: April 10, 2009
    Date of Patent: May 21, 2013
    Assignee: SanDisk 3D LLC
    Inventors: April D. Schricker, Andy Fu, Michael Konevecki, Steven Maxwell
  • Publication number: 20130121061
    Abstract: A method is provided for programming a memory cell in a memory array. The memory cell includes a resistivity-switching layer of a metal oxide or nitride compound, and the metal oxide or nitride compound includes exactly one metal. The method includes programming the memory cell by changing the resistivity-switching layer from a first resistivity state to a second programmed resistivity state, wherein the second programmed resistivity state stores a data state of the memory cell. Numerous other aspects are provided.
    Type: Application
    Filed: January 4, 2013
    Publication date: May 16, 2013
    Applicant: SANDISK 3D LLC
    Inventor: SanDisk 3D LLC
  • Publication number: 20130121078
    Abstract: A three-dimensional array especially adapted for memory elements that reversibly change a level of electrical conductance in response to a voltage difference being applied across them. Memory elements are formed across a plurality of planes positioned different distances above a semiconductor substrate. A two-dimensional array of bit lines to which the memory elements of all planes are connected is oriented vertically from the substrate and through the plurality of planes. A single-sided word line architecture provides a word line exclusively for each row of memory elements instead of sharing one word line between two rows of memory elements thereby avoids linking the memory element across the array across the word lines. While the row of memory elements is also being accessed by a corresponding row of local bit lines, there is no extension of coupling between adjacent rows of local bit lines and therefore leakage currents beyond the word line.
    Type: Application
    Filed: January 7, 2013
    Publication date: May 16, 2013
    Applicant: SanDisk 3D LLC
    Inventor: SanDisk 3D LLC
  • Publication number: 20130119510
    Abstract: A device is provided that includes a vertically oriented p-i-n diode that includes semiconductor material, a silicide, germanide, or silicide-germanide layer disposed adjacent the vertically oriented p-i-n diode, and a dielectric material arranged electrically in series with the vertically oriented p-i-n diode. The dielectric material is disposed between a first conductive layer and a second conductive layer, and is selected from the group consisting of HfO2, Al2O3, ZrO2, TiO2, La2O3, Ta2O5, RuO2, ZrSiOx, AlSiOx, HfSiOx, HfAlOx, HfSiON, ZrSiAlOx, HfSiAlOx, HfSiAlON, and ZrSiAlON. Numerous other aspects are provided.
    Type: Application
    Filed: December 5, 2012
    Publication date: May 16, 2013
    Applicant: SanDisk 3D LLC
    Inventor: SanDisk 3D LLC
  • Publication number: 20130119338
    Abstract: A memory cell is provided that includes a diode and a resistance-switching material layer coupled in series with the diode. The resistance-switching material layer: (a) includes a material from the family consisting of XvOw, wherein X represents an element from the family consisting of Hf and Zr, and wherein the subscripts v and w have non-zero values that form a stable compound, and (b) has a thickness between 20 and 65 angstroms. Other aspects are also provided.
    Type: Application
    Filed: January 4, 2013
    Publication date: May 16, 2013
    Applicant: SANDISK 3D LLC
    Inventor: SanDisk 3D LLC
  • Patent number: 8441849
    Abstract: The present invention provides methods and apparatus for adjusting voltages of bit and word lines to program a two terminal memory cell. The invention may include setting a first line connected to a memory cell to a first voltage from a first line standby voltage, charging a second line connected to the memory cell to a predetermined voltage from a second line standby voltage, and switching the first line from the first voltage to a second voltage. The voltage difference between the first voltage and the predetermined voltage is such that a safe voltage results that does not program the memory cell. A voltage difference between the second voltage and the predetermined voltage is such that a programming voltage operative to program the memory cell results.
    Type: Grant
    Filed: February 23, 2012
    Date of Patent: May 14, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Tyler J. Thorp, Roy E. Scheuerlein
  • Patent number: 8436447
    Abstract: In a first aspect, a memory cell is provided, the memory cell including: (a) a first conducting layer formed above a substrate; (b) a second conducting layer formed above the first conducting layer; (c) a structure formed between the first and second conducting layers, wherein the structure includes a sidewall that defines an opening extending between the first and second conducting layers, and wherein the structure is comprised of a material that facilitates selective, directional growth of carbon nano-tubes; and (d) a carbon-based switching layer that includes carbon nano-tubes formed on the sidewall of the structure. Numerous other aspects are provided.
    Type: Grant
    Filed: April 23, 2010
    Date of Patent: May 7, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Pankaj Kalra, Raghuveer S. Makala
  • Patent number: 8435831
    Abstract: Non-volatile storage elements having a reversible resistivity-switching element and techniques for fabricating the same are disclosed herein. The reversible resistivity-switching element may be formed by depositing an oxygen diffusion resistant material (e.g., heavily doped Si, W, WN) over the top electrode. A trap passivation material (e.g., fluorine, nitrogen, hydrogen, deuterium) may be incorporated into one or more of the bottom electrode, a metal oxide region, or the top electrode of the reversible resistivity-switching element. One embodiment includes a reversible resistivity-switching element having a bi-layer capping layer between the metal oxide and the top electrode. Fabricating the device may include depositing (un-reacted) titanium and depositing titanium oxide in situ without air break. One embodiment includes incorporating titanium into the metal oxide of the reversible resistivity-switching element.
    Type: Grant
    Filed: November 9, 2010
    Date of Patent: May 7, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Deepak C. Sekar, Franz Kreupl, Raghuveer Makala, Peter Rabkin
  • Patent number: 8431417
    Abstract: In some aspects, a method of forming a carbon nano-tube (CNT) memory cell is provided that includes (1) forming a first conductor; (2) forming a steering element above the first conductor; (3) forming a first conducting layer above the first conductor; (4) forming a CNT material above the first conducting layer; (5) implanting a selected implant species into the CNT material; (6) forming a second conducting layer above the CNT material; (7) etching the first conducting layer, CNT material and second conducting layer to form a metal-insulator-metal (MIM) stack; and (8) forming a second conductor above the CNT material and the steering element. Numerous other aspects are provided.
    Type: Grant
    Filed: August 18, 2009
    Date of Patent: April 30, 2013
    Assignee: SanDisk 3D LLC
    Inventor: April D. Schricker
  • Patent number: 8431492
    Abstract: In a first embodiment, a method of forming a memory cell is provided that includes (a) forming one or more layers of steering element material above a substrate; (b) etching a portion of the steering element material to form a pillar of steering element material having an exposed sidewall; (c) forming a sidewall collar along the exposed sidewall of the pillar; and (d) forming a memory cell using the pillar. Numerous other aspects are provided.
    Type: Grant
    Filed: February 2, 2010
    Date of Patent: April 30, 2013
    Assignee: SanDisk 3D LLC
    Inventor: S. Brad Herner
  • Patent number: 8427890
    Abstract: A non-volatile storage system includes technology for skipping programming cycles while programming a page (or other unit) of data. While programming a current subset of the page (or other unit) of data, the system will evaluate whether the next subsets of the page (or other unit) of data should be programmed into non-volatile storage elements or skipped. Subsets of the page (or other unit) of data that should not be skipped are programmed into non-volatile storage elements. Some embodiments include transferring the appropriate data to temporary latches/registers, in preparation for programming, concurrently with the evaluation of whether to program or skip the programming.
    Type: Grant
    Filed: June 5, 2012
    Date of Patent: April 23, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Gopinath Balakrishnan, Luca Fasoli, Tz-Yi Liu, Yuheng Zhang, Yan Li
  • Patent number: 8427858
    Abstract: A circuit is provided that includes a plurality of vertically oriented p-i-n diodes. Each p-i-n diode is coupled to a resistivity-switching element and includes a bottom heavily doped p-type region. When a voltage between about 1.5 volts and about 3.0 volts is applied across each p-i-n diode, a current of at least 1.5 microamps flows through 99 percent of the p-i-n diodes. Numerous other aspects are also provided.
    Type: Grant
    Filed: November 11, 2011
    Date of Patent: April 23, 2013
    Assignee: SanDisk 3D LLC
    Inventor: Scott Brad Herner