Patents Assigned to STMicroelectronics S.A.
-
Patent number: 12101104Abstract: A delta-sigma modulator includes a quantizer, a signal propagation path including a plurality of cascaded integrators coupled between the input node and the quantizer, and a feedback network including a plurality of digital-to-analog converters. In a calibration mode of operation, a first digital-to-analog converter of the plurality of digital-to-analog converters of the feedback network receives a signal including a periodic alternated digital sequence, the first digital-to-analog converter being coupled to a first integrator of the plurality of cascaded integrators, integrators of the plurality of cascaded integrators other than the first integrator operate in a gain mode of operation, the delta-sigma modulator generates a digital test signal at an output of the quantizer based on the signal including the periodic alternated digital sequence, and calibration circuitry generates a calibration signal based on the digital test signal and a reference digital word.Type: GrantFiled: April 14, 2022Date of Patent: September 24, 2024Assignee: STMICROELECTRONICS S.r.l.Inventors: Roberto Modaffari, Paolo Pesenti
-
Publication number: 20240307876Abstract: An analysis unit formed by an analysis body housing an analysis chamber and having a sample inlet and a supply channel configured to fluidically connect the sample inlet to the analysis chamber. Dried assay reagents are arranged in the analysis chamber and are contained in an alveolar mass. For instance, the alveolar mass is a lyophilized mass formed by excipients and by assay-specific reagents.Type: ApplicationFiled: May 24, 2024Publication date: September 19, 2024Applicant: STMICROELECTRONICS S.r.l.Inventors: Marco CEREDA, Lillo RAIA, Danilo PIROLA
-
Publication number: 20240314909Abstract: A LED driver chip includes driver circuits, each being coupled to a different pin and including a fault-detection circuit. Each fault-detection circuit includes a force circuit forcing current to a force node, and a sense circuit including a current sensor coupled to the force node, and a comparator comparing a voltage at the force node to a reference voltage to generate a comparison output. Control circuitry, in a pin-to-pin short detection mode, activates the force circuit of a first of the driver circuits and activates thep sense circuit of a second of the driver circuits, in a pin-to-ground short detection mode, activates the force and the sense circuit of the same driver circuits. The comparison output of the comparator of the activated sense circuit, if is higher or if lower of the reference voltage, indicates if short between pin or to ground, respectively, is present.Type: ApplicationFiled: May 23, 2024Publication date: September 19, 2024Applicant: STMicroelectronics S.r.l.Inventors: Maria Francesca SEMINARA, Salvatore Rosario MUSUMECI
-
Patent number: 12094806Abstract: A blocking element is provided for connecting an electronic, micro-mechanical and/or micro-electro-mechanical component, in particular for controlling the propulsion of an electric vehicle. The pin blocking element is formed by a holed body having a first end, a second end and an axial cavity configured for fittingly accommodating a connecting pin. A first flange projects transversely from the holed body at the first end and a second flange projects transversely from the holed body at the second end. The first flange has a greater area than the second flange and is configured to be ultrasonically soldered to a conductive bearing plate to form a power module.Type: GrantFiled: September 30, 2021Date of Patent: September 17, 2024Assignee: STMicroelectronics S.r.l.Inventors: Agatino Minotti, Francesco Salamone, Massimiliano Fiorito, Alessio Scordia, Manuel Ponturo
-
Patent number: 12094985Abstract: A merged-PN-Schottky, MPS, diode includes an N substrate, an N-drift layer, a P-doped region in the drift layer, an ohmic contact on the P-doped region, a plurality of cells within the P-doped region and being portions of the drift layer where the P-doped region is absent, an anode metallization on the ohmic contact and on said cells, to form junction-barrier contacts and Schottky contacts respectively. The P-doped region has a grid-shaped layout separating from one another each cell and defining, together with the cells, an active area of the MPS diode. Each cell has a same geometry among quadrangular, quadrangular with rounded corners and circular; and the ohmic contact extends at the doped region with continuity along the grid-shaped layout.Type: GrantFiled: August 10, 2022Date of Patent: September 17, 2024Assignee: STMICROELECTRONICS S.R.L.Inventors: Simone Rascuna′, Mario Giuseppe Saggio
-
Patent number: 12095603Abstract: An isolated driver device comprises a first semiconductor die and a second semiconductor die galvanically isolated from each other. The second semiconductor die includes a signal modulator circuit configured to modulate a carrier signal to produce a modulated signal encoding information. A galvanically isolated communication channel implemented in the first semiconductor die and the second semiconductor die is configured to transmit the modulated signal from the second semiconductor die to the first semiconductor die.Type: GrantFiled: December 27, 2022Date of Patent: September 17, 2024Assignee: STMicroelectronics S.r.l.Inventors: Valerio Bendotti, Valerio Gennari Santori
-
Patent number: 12093560Abstract: In embodiments, a method is provided that includes writing a static data image in an invariant part of a non-volatile memory of an integrated circuit used to store an operating system; writing a set of personalization data in the static data image representing data specific to the integrated circuit; storing a subset of the set of personalization data in a reserved area of the non-volatile memory by reserving the reserved area and storing commands for writing the set of personalization data by an application or the operating system; converting the commands with a known code to obtain an inner command script, the inner script including the commands as encoded; storing the inner command script in the reserved area of the non-volatile memory; decoding and executing the inner command script to obtain the commands during an activation of the integrated circuit; and executing the commands by the integrated circuit.Type: GrantFiled: May 19, 2023Date of Patent: September 17, 2024Assignee: STMicroelectronics S.r.l.Inventors: Marco Alfarano, Sofia Massascusa
-
Patent number: 12094933Abstract: An electronic device includes a solid body of SiC having a surface and having a first conductivity type. A first implanted region and a second implanted region have a second conductivity type and extend into the solid body in a direction starting from the surface and delimit between them a surface portion of the solid body. A Schottky contact is on the surface and in direct contact with the surface portion. Ohmic contacts are on the surface and in direct contact with the first and second implanted regions. The solid body includes an epitaxial layer including the surface portion and a bulk portion. The surface portion houses a plurality of doped sub-regions which extend in succession one after another in the direction, are of the first conductivity type, and have a respective conductivity level higher than that of the bulk portion.Type: GrantFiled: June 13, 2023Date of Patent: September 17, 2024Assignee: STMicroelectronics S.r.l.Inventors: Simone Rascuna, Claudio Chibbaro
-
Patent number: 12095423Abstract: A rectifier stage includes a differential input transistor pair coupled between a reference voltage node and an intermediate node, and a load circuit coupled between the intermediate node and a supply voltage node. The differential input transistor pair receives a radio-frequency amplitude modulated signal. A rectified signal indicative of an envelope of the radio-frequency amplitude modulated signal is produced at the intermediate node. An amplifier stage coupled to the intermediate node produces an amplified rectified signal at an output node that is indicative of the envelope of the radio-frequency amplitude modulated signal. The rectifier stage includes a resistive element coupled between the intermediate node and the supply voltage node in parallel to the load circuit.Type: GrantFiled: March 25, 2022Date of Patent: September 17, 2024Assignee: STMicroelectronics S.r.l.Inventors: Nunzio Spina, Egidio Ragonese, Giuseppe Palmisano
-
Patent number: 12088310Abstract: A voltage-controlled oscillator in a phase-locked loop circuit is calibrated via a dichotomous search in a set of candidate frequency bands via a sequence of subsequent halving steps that produce reduced subsets of the set of candidate frequency bands. The reduced subsets have respective upper bound values and lower bound values, as well as central values. The central value of the subset resulting from the halving step of index i in the sequence is a function of the average of the upper bound value and the lower bound value of the subset resulting from the halving step of index i?1 in the sequence.Type: GrantFiled: March 29, 2023Date of Patent: September 10, 2024Assignee: STMicroelectronics S.r.l.Inventors: Davide Nicolo Fortunato, Antonino Calcagno, Marco Vinciguerra, Angelo Scuderi, Gaetano Cosentino
-
Patent number: 12084341Abstract: A MEMS device is formed by a body of semiconductor material which defines a support structure. A pass-through cavity in the body is surrounded by the support structure. A movable structure is suspended in the pass-through cavity. An elastic structure extends in the pass-through cavity between the support structure and the movable structure. The elastic structure has a first and second portions and is subject, in use, to mechanical stress. The MEMS device is further formed by a metal region, which extends on the first portion of the elastic structure, and by a buried cavity in the elastic structure. The buried cavity extends between the first and the second portions of the elastic structure.Type: GrantFiled: October 12, 2021Date of Patent: September 10, 2024Assignee: STMicroelectronics S.r.l.Inventors: Nicolo' Boni, Lorenzo Vinciguerra, Roberto Carminati, Massimiliano Merli
-
Patent number: 12085601Abstract: A system to monitor a MOSFET, the system including a switching arrangement configured to switchably isolate a gate terminal of the MOSFET and a source terminal of the MOSFET from a gate-control voltage source and a test circuit configured to detect a change in a gate-to-source voltage of the MOSFET over a test period, the test period occurring while the gate terminal and the source terminal are isolated.Type: GrantFiled: January 4, 2022Date of Patent: September 10, 2024Assignee: STMicroelectronics S.r.l.Inventors: Romeo Letor, Veronica Puntorieri
-
Patent number: 12085393Abstract: A user context and/or activity detection device envisages a pressure sensor, configured to provide a pressure signal; an electrostatic-charge-variation sensor, configured to provide a charge-variation signal indicative of a variation of electrostatic charge associated with the user; and a processing unit, which is coupled to the pressure sensor and to the electrostatic-charge-variation sensor so as to receive the pressure signal and the charge-variation signal and is configured to jointly process the pressure signal and charge-variation signal for detecting changes in level or altitude.Type: GrantFiled: March 10, 2021Date of Patent: September 10, 2024Assignee: STMICROELECTRONICS S.r.l.Inventors: Enrico Rosario Alessi, Fabio Passaniti
-
Publication number: 20240297640Abstract: A PWM signal generator circuit includes a multiphase clock generator that generates a number n of phase-shifted clock phases having the same clock period and being phase shifted by a time corresponding to a fraction 1/n of the clock period. The PWM signal generator circuit determines for each switch-on duration first and second integer numbers, and for each switch-off duration third and fourth integer numbers. The first integer number is indicative of the integer number of clock periods of the switch-on duration and the second integer number is indicative of the integer number of the additional fractions 1/n of the clock period of the switch-on duration. The third integer number is indicative of the integer number of clock periods of the switch-off duration, and the fourth integer number is indicative of the integer number of the additional fractions 1/n of the clock period of the switch-off duration.Type: ApplicationFiled: May 7, 2024Publication date: September 5, 2024Applicant: STMICROELECTRONICS S.r.l.Inventors: Domenico TRIPODI, Luca GIUSSANI, Simone Ludwig DALLA STELLA
-
Patent number: 12080327Abstract: An embodiment method includes rectifying a back electromotive force of a spindle motor in a hard disk drive and energizing a voice coil motor in the hard disk drive using the rectified back electromotive force of the spindle motor via a voice coil motor power stage to retract a head of the hard disk drive to a park position. The head is retracted by moving the head towards the park position during a first retract phase and retaining the head in the park position during a second retract phase by applying a bias voltage to the voice coil motor power stage during a bias interval of the second retract phase. The method also includes producing a saturation signal indicative of onset of saturation in the voice coil motor power stage and controlling the bias voltage during the second retract phase.Type: GrantFiled: July 19, 2023Date of Patent: September 3, 2024Assignee: STMicroelectronics S.r.l.Inventors: Ezio Galbiati, Michele Boscolo Berto, Giuseppe Maiocchi, Maurizio Ricci
-
Patent number: 12081122Abstract: In an embodiment, a switching converter includes: a switching stage configured to receive a direct current input voltage, receive a driving signal for driving the switching stage, and provide a direct current output voltage according to the input voltage and the driving signal; a driving stage configured to provide the driving signal to the switching stage; a current sensing circuit configure to sense an output current provided by the switching stage; and a voltage generation circuit configured to generate at least one supply voltage for powering the driving stage, and adjust the at least one supply voltage according to the output current.Type: GrantFiled: November 22, 2021Date of Patent: September 3, 2024Assignee: STMICROELECTRONICS S.R.L.Inventors: Niccolo′ Brambilla, Sandro Rossi, Valeria Bottarel, Alessandro Nicolosi
-
Patent number: 12081128Abstract: A Single Input Dual Output converter includes a first switch coupling an input to a first inductor terminal, a second switch coupling a second inductor terminal to ground, a third switch coupling the second inductor terminal to a positive output, and a fourth switch coupling the first inductor terminal to a negative output. During time-shared control, the negative and positive outputs are independently served by conversion cycles. Each conversion cycle includes: a positive phase with a positive charge phase (closing only the first and second switches), followed by an additional phase (closing only the first and third switches for a given time duration), and followed by a positive discharge phase (closing only the third and fourth switches). Each conversion cycle further includes a negative phase with a negative charge phase (closing only the first and second switches) followed by a negative discharge phase (closing only the second and fourth switches).Type: GrantFiled: August 11, 2022Date of Patent: September 3, 2024Assignee: STMicroelectronics S.r.l.Inventors: Alessandro Gasparini, Mauro Leoncini, Claudio Luise, Alberto Cattani, Massimo Ghioni, Salvatore Levantino
-
Patent number: 12080631Abstract: The present disclosure is directed to a semiconductor package including a first laser direct structuring (LDS) resin layer and a second LDS resin layer on the first LDS resin layer. Respective surfaces of the first LDS resin layer and the second LDS resin layer are patterned utilizing an LDS process by exposing the respective surfaces to a laser. Patterning the first and second LDS resin layers, respectively, activates additive material present within the first and second LDS resin layers, respectively, converting the additive material from a non-conductive state to a conductive state. The LDS process is followed by a chemical plating step and an electrolytic plating process to form conductive structure coupled to a plurality of die within the first and second LDS resin layers. A molding compound layer is formed on surfaces of the conductive structures and covers the surfaces of the conductive structures.Type: GrantFiled: August 31, 2021Date of Patent: September 3, 2024Assignee: STMICROELECTRONICS S.r.l.Inventor: Luca Grandi
-
Patent number: 12081253Abstract: A method for calibrating the DC operating point of a PWM receiver circuit is disclosed. The PWM receiving circuit includes an envelope detector having a first resistor string, and includes a bias circuit having a second resistor string and a plurality of switches. The second resistor string is coupled between a supply voltage and a reference voltage and functions as a voltage divider. Each switch, when closed, accesses a second voltage at a node of the second resistor string connected to the closed switch. To perform the calibration process, the plurality of switches is closed one at a time, and the second voltage is compared with a first voltage at a first node of the first resistor string. The switch that, when closed, produces the smallest difference between the first voltage and the second voltage remains closed after the calibration process, and is used for demodulating the PWM signal.Type: GrantFiled: July 14, 2023Date of Patent: September 3, 2024Assignee: STMICROELECTRONICS S.R.L.Inventors: Nunzio Spina, Giuseppe Palmisano, Alessandro Castorina
-
Patent number: 12081121Abstract: An audio electronic system includes a DC switching converter comprising first and second Zeta converters, each comprising an input stage, an output stage, a first switching stage, and a second switching stage. The input stage of each Zeta converter comprises a respective input inductor having a first terminal electrically coupled to the respective first switching stage. The input inductors of the input stages of the first and second Zeta converters are magnetically coupled in such a way that when current enters the terminal of the input inductor of the first Zeta converter that is coupled to the first switch stage of the first Zeta converter, a voltage induced by the coupled current is positive at the terminal of the input inductor of the second Zeta converter that is coupled to the first switching stage of the second Zeta converter.Type: GrantFiled: May 2, 2023Date of Patent: September 3, 2024Assignee: STMicroelectronics S.r.l.Inventor: Edoardo Botti