Patents Assigned to STMicroelectronics S.A.
  • Patent number: 12032460
    Abstract: A method to test an asynchronous finite state machine for faults, the method including disabling state transitions out of a state of the asynchronous finite state machine and inputting test data to the AFSM to trigger a transition from the state to an expected state. The method further including enabling transitions out of the state of the asynchronous finite state machine, and determining whether the asynchronous finite state machine has performed a successful transition to the expected state.
    Type: Grant
    Filed: February 11, 2022
    Date of Patent: July 9, 2024
    Assignee: STMicroelectronics S.r.l.
    Inventors: Enea Dimroci, Francesca Giacoma Mignemi, Roberta Priolo, Marco Leo, Francesco Battini
  • Patent number: 12033926
    Abstract: A semiconductor chip is mounted on a leadframe. A first portion of an insulating package for the semiconductor chip is formed from laser direct structuring (LDS) material molded onto the semiconductor chip. A conductive formation (provided by laser-drilling the LDS material and plating) extends between the outer surface of the first portion of insulating package and the semiconductor chip. An electrically conductive clip is applied onto the outer surface of the first portion of the insulating package, with the electrically conductive clip electrically coupled to the conductive formation and the leadframe. A second portion of the insulating package is made from package molding material (epoxy compound) molded onto the electrically conductive clip and applied onto the outer surface of the first portion of the insulating package.
    Type: Grant
    Filed: October 11, 2021
    Date of Patent: July 9, 2024
    Assignee: STMicroelectronics S.r.l.
    Inventor: Federico Giovanni Ziglioli
  • Patent number: 12033663
    Abstract: A circuit includes a set of input nodes configured to be coupled to respective ones of the windings of a spindle motor in a hard disk drive to sense the voltages applied to the windings. A set of output nodes is configured to provide output signals indicative of direction of flow of the currents through the windings. Level shifters are coupled to respective input nodes in the set of input nodes and have level-shifted output nodes configured to provide down-shifted replicas of the voltages at the respective input nodes in the set of input nodes. Flip-flops have inputs coupled to respective ones of the level-shifted output nodes of the level shifters and outputs configured to provide the output signals coupled to respective output nodes.
    Type: Grant
    Filed: June 29, 2023
    Date of Patent: July 9, 2024
    Assignee: STMicroelectronics S.r.l.
    Inventor: Ezio Galbiati
  • Publication number: 20240220777
    Abstract: A hardware accelerator includes functional circuits and streaming engines. An interface is coupled to the plurality of streaming engines. The interface, in operation, performs stream cipher operations on data words associated with data streaming requests. The performing of a stream cipher operation on a data word includes generating a mask based on an encryption ID associated with a streaming engine of the plurality of streaming engines and an address associated with the data word, and XORing the generated mask with the data word. The hardware accelerator may include configuration registers to store configuration information indicating a respective security state associated with functional circuits and streaming engine of the hardware accelerator, which may be used to control performance of operations by the hardware accelerator.
    Type: Application
    Filed: February 28, 2023
    Publication date: July 4, 2024
    Applicants: STMICROELECTRONICS S.r.l., STMicroelectronics International N.V.
    Inventors: Francesca GIRARDI, Giuseppe DESOLI, Ruggero SUSELLA, Thomas BOESCH, Paolo Sergio ZAMBOTTI
  • Publication number: 20240222424
    Abstract: An electronic device includes a semiconductor body of silicon carbide, and a body region at a first surface of the semiconductor body. A source region is disposed in the body region. A drain region is disposed at a second surface of the semiconductor body. A doped region extends seamlessly at the entire first surface of the semiconductor body and includes one or more first sub-regions having a first doping concentration and one or more second sub-regions having a second doping concentration lower than the first doping concentration. Thus, the device has zones alternated to each other having different conduction threshold voltage and different saturation current.
    Type: Application
    Filed: September 8, 2023
    Publication date: July 4, 2024
    Applicant: STMicroelectronics S.r.l.
    Inventors: Mario Giuseppe SAGGIO, Angelo MAGRI', Edoardo ZANETTI, Alfio GUARNERA
  • Publication number: 20240220278
    Abstract: A system includes a host processor, a memory, a hardware accelerator and a configuration controller. The host processor, in operation, controls execution of a multi-stage processing task. The memory, in operation, stores data and configuration information. The hardware accelerator, in operation preforms operations associated with stages of the multi-stage processing task. The configuration controller is coupled to the host processor, the hardware accelerator, and the memory. The configuration controller executes a linked list of configuration operations, for example, under control of a finite state machine. The linked list consists of configuration operations selected from a defined set of configuration operations. Executing the linked list of configuration operations configures the plurality of configuration registers of the hardware accelerator to control operations of the hardware accelerator associated with a stage of the multi-stage processing task.
    Type: Application
    Filed: February 28, 2023
    Publication date: July 4, 2024
    Applicants: STMICROELECTRONICS S.r.l., STMicroelectronics International N.V.
    Inventors: Paolo Sergio ZAMBOTTI, Thomas BOESCH, Giuseppe DESOLI, Wolfgang Johann BETZ, David SIORPAES
  • Patent number: 12027620
    Abstract: A field effect transistor has a semiconductor layer with a top surface extending in a horizontal plane, and an active area defined in which are trench gate regions, which extend in depth with respect to the top surface and have an insulating coating layer and a conductive inner layer, and source regions, adjacent to the trench gate regions so as to form a conductive channel extending vertically. The trench gate regions have a plurality of first gate regions, which extend in length in the form of stripes through the active area along a first direction of the horizontal plane, and moreover a plurality of second gate regions, which extend in length in the form of stripes through the same active area along a second direction of the horizontal plane, orthogonal to, and crossing, the first gate regions. In particular, the first gate regions and second gate regions cross in the active area, joining with a non-zero curvature radius.
    Type: Grant
    Filed: July 7, 2023
    Date of Patent: July 2, 2024
    Assignee: STMICROELECTRONICS S.r.l.
    Inventors: Salvatore Privitera, Davide Giuseppe Patti
  • Patent number: 12023919
    Abstract: A microfluidic device for continuous ejection of fluids includes: a semiconductor body that laterally delimits chambers; an intermediate structure which forms membranes each delimiting a top of a corresponding chamber; and a nozzle body which overlies the intermediate structure. The device includes, for each chamber: a corresponding piezoelectric actuator; a supply channel which traverses the intermediate structure and communicates with the chamber; and a nozzle which traverses the nozzle body and communicates with the supply channel. Each actuator is configured to operate i) in a resting condition such that the pressure of a fluid within the corresponding chamber causes the fluid to pass through the supply channel and become ejected from the nozzle as a continuous stream, and ii) in an active condition, where it causes a deformation of the corresponding membrane and a consequent variation of the pressure of the fluid, causing a temporary interruption of the continuous stream.
    Type: Grant
    Filed: December 12, 2022
    Date of Patent: July 2, 2024
    Assignee: STMICROELECTRONICS S.r.l.
    Inventors: Domenico Giusti, Andrea Nicola Colecchia, Gaetano Santoruvo
  • Patent number: 12028949
    Abstract: A LED driver chip includes driver circuits, each being coupled to a different pin and including a fault-detection circuit. Each fault-detection circuit includes a force circuit forcing current to a force node, and a sense circuit including a current sensor coupled to the force node, and a comparator comparing a voltage at the force node to a reference voltage to generate a comparison output. Control circuitry, in a pin-to-pin short detection mode, activates the force circuit of a first of the driver circuits and activates the sense circuit of a second of the driver circuits, in a pin-to-ground short detection mode, activates the force and the sense circuit of the same driver circuits. The comparison output of the comparator of the activated sense circuit, if is higher or if lower of the reference voltage, indicates if short between pin or to ground, respectively, is present.
    Type: Grant
    Filed: May 27, 2022
    Date of Patent: July 2, 2024
    Assignee: STMicroelectronics S.r.l.
    Inventors: Maria Francesca Seminara, Salvatore Rosario Musumeci
  • Patent number: 12027964
    Abstract: An embodiment circuit comprises first and second output nodes with an inductor arranged therebetween, and first and second switches coupled to opposing ends of the inductor. The switches are switchable between non-conductive and conductive states to control current flow through the inductor and produce first and second output voltages. The current intensity through the inductor is compared with at least one reference value. Switching control circuitry is coupled with the first and second switches, the first and second output nodes, and current sensing circuitry, which is configured to control the switching frequency of the first and second switches as a function of the output voltages and a comparison at the current sensing circuitry. The switching control circuitry is configured to apply FLL-FFWD processing to produce the reference values as a function of a timing signal, targeting maintaining a constant target value for the converter switching frequency.
    Type: Grant
    Filed: August 3, 2023
    Date of Patent: July 2, 2024
    Assignee: STMicroelectronics S.r.l.
    Inventors: Maurizio Ricci, Marco Sautto, Simone Bellisai, Eleonora Chiaramonte, Luigi Arpini, Davide Betta
  • Patent number: 12024422
    Abstract: An integrated device includes: a first die; a second die coupled in a stacked way on the first die along a vertical axis; a coupling region arranged between facing surfaces of the first die and of the second die, which face one another along the vertical axis and lie in a horizontal plane orthogonal to the vertical axis, for mechanical coupling of the first and second dies; electrical-contact elements carried by the facing surfaces of the first and second dies, aligned in pairs along the vertical axis; and conductive regions arranged between the pairs of electrical-contact elements carried by the facing surfaces of the first and second dies, for their electrical coupling. Supporting elements are arranged at the facing surface of at least one of the first and second dies and elastically support respective electrical-contact elements.
    Type: Grant
    Filed: January 28, 2021
    Date of Patent: July 2, 2024
    Assignee: STMicroelectronics S.r.l.
    Inventors: Enri Duqi, Lorenzo Baldo, Domenico Giusti
  • Patent number: 12025506
    Abstract: An ambient temperature sensor is provided that may be coupled to a PCB. The ambient temperature sensor includes a package including a first cap and an insulating structure. The insulating structure is formed of thermally insulating material, and the first cap and the insulating structure delimit a first cavity. A semiconductor device is included and generates an electrical signal indicative of a temperature. The semiconductor device is fixed on top of the insulating structure and arranged within the first cavity. The package may be coupled to the PCB so that the insulating structure is interposed between the semiconductor device and the PCB. The insulating structure delimits a second cavity, which extends below the semiconductor device and is open laterally.
    Type: Grant
    Filed: March 31, 2021
    Date of Patent: July 2, 2024
    Assignee: STMicroelectronics S.r.l.
    Inventors: Massimiliano Pesaturo, Marco Omar Ghidoni
  • Publication number: 20240210550
    Abstract: A circuit includes a phase-frequency-detector generating first and second digital control signals indicative of phase differences between an input reference-signal and an output-signal, a charge-pump generating a control-signal based upon the first and second digital control signals, and an oscillator-circuit. The oscillator-circuit includes an active core coupled between first and second nodes, with a tunable resonant circuit a set of capacitances selectively connected between the first and second nodes, wherein a tap between the first and second variable capacitances receives the control-signal for tuning the tunable resonant circuit. A timer-circuit generates a timing-signal based upon the input reference-signal and a reset-signal.
    Type: Application
    Filed: March 4, 2024
    Publication date: June 27, 2024
    Applicant: STMicroelectronics S.r.l.
    Inventors: Alessandro FINOCCHIARO, Alessandro PARISI, Andrea CAVARRA, Giuseppe PAPOTTO, Giuseppe PALMISANO
  • Publication number: 20240212730
    Abstract: An in-memory computation device includes a word line activation circuit that receives an input signal indicative of input values and provides activation signals each as a function of the input value. The in-memory computation device further includes a memory array, a biasing circuit generating a bias voltage and a digital detector. The memory array has memory cells coupled to a bit line and each to a word line. Each memory cell stores a computational weight. In response to an activation signal, a cell current flows through each memory cell as a function of the bias voltage, the activation signal and the computational weight. A bit line current flows through the bit line as a function of a summation of the cell currents. The digital detector is coupled to the bit line, samples the bit line current and, in response, provides an output signal.
    Type: Application
    Filed: December 18, 2023
    Publication date: June 27, 2024
    Applicant: STMicroelectronics S.r.l.
    Inventors: Marcella CARISSIMI, Marco PASOTTI, Riccardo ZURLA
  • Publication number: 20240212751
    Abstract: A word line activation unit of an in-memory computation generates activation signals as a function of an input value. The in-memory computation device includes a memory array with a plurality of memory cells (each storing a computational weight) coupled to a bit line and each to a word line and a digital detector. A cell current flows through each memory cell as a function of the activation signal and the computational weight and a bit line current is generated as a function of a summation of the cell currents. The digital detector performs successive iterations on the bit line current. In each iteration: an integration stage generates an integration signal indicative of a time integral of the bit line current, and resets the integration signal when the integration signal reaches a threshold; and the counter stage updates the output signal in response to the integration signal reaching the threshold.
    Type: Application
    Filed: December 18, 2023
    Publication date: June 27, 2024
    Applicant: STMicroelectronics S.r.l.
    Inventors: Riccardo ZURLA, Marco PASOTTI, Marcella CARISSIMI, Alessandro CABRINI
  • Patent number: 12021046
    Abstract: A method of manufacturing a redistribution layer includes: forming an insulating layer on a wafer, delimited by a top surface and a bottom surface in contact with the wafer; forming a conductive body above the top surface of the insulating layer; forming a first coating region extending around and above the conductive body, in contact with the conductive body, and in contact with the top surface of the insulating layer in correspondence of a bottom surface of the first coating region; applying a thermal treatment to the wafer in order to modify a residual stress of the first coating region, forming a gap between the bottom surface of the first coating region and the top surface of the insulating layer; forming, after applying the thermal treatment, a second coating region extending around and above the first coating region, filling said gap and completely sealing the first coating region.
    Type: Grant
    Filed: September 14, 2022
    Date of Patent: June 25, 2024
    Assignee: STMICROELECTRONICS S.r.l.
    Inventors: Paolo Colpani, Samuele Sciarrillo, Ivan Venegoni, Francesco Maria Pipia, Simone Bossi, Carmela Cupeta
  • Patent number: 12021052
    Abstract: A semiconductor product includes a layer of semiconductor die package molding material embedding a semiconductor die having a front surface and an array of electrically-conductive bodies such as spheres or balls around the semiconductor die. The electrically-conductive bodies have front end portions around the front surface of the semiconductor die and back end portions protruding from the layer of semiconductor die package molding material. Electrically-conductive formations are provided between the front surface of the semiconductor die and front end portions of the electrically-conductive bodies left uncovered by the package molding material. Light-permeable sealing material can be provided at electrically-conductive formations to facilitate inspecting the electrically-conductive formations via visual inspection through the light-permeable sealing material.
    Type: Grant
    Filed: January 26, 2021
    Date of Patent: June 25, 2024
    Assignee: STMicroelectronics S.r.l.
    Inventor: Fulvio Vittorio Fontana
  • Patent number: 12021476
    Abstract: A method and apparatus for adaptive rectification for preventing current inversion in motor windings are provided. In the method and apparatus, first and second half bridges of a plurality of half bridges are operated to synchronously rectify and permit passage of current, through the windings of the motor, in a first direction. A change of direction of the current from the first direction to a second direction opposite the first direction is detected. In response to detecting that the current changed direction to the second direction, the first and second half bridges of the plurality of half bridges are operated to quasi-synchronously rectify and block passage of the current through the windings in the second direction.
    Type: Grant
    Filed: October 29, 2021
    Date of Patent: June 25, 2024
    Assignee: STMicroelectronics S.r.l.
    Inventors: Enrico Poli, Vincenzo Marano
  • Patent number: 12017910
    Abstract: A first electronic component, such as a sensor having opposed first and second surfaces and a first thickness, is arranged on a support member with the second surface facing towards the support member. A second electronic component, such as an integrated circuit mounted on a substrate and having a second thickness less than the first thickness, is arranged on the support member with a substrate surface opposed the second electronic component facing towards the support member. A package molding material is molded onto the support member to encapsulate the second electronic component while leaving exposed the first surface of the first electronic component. The support member is then removed to expose the second surface of the first electronic component and the substrate surface of the substrate.
    Type: Grant
    Filed: December 12, 2022
    Date of Patent: June 25, 2024
    Assignees: STMicroelectronics (MALTA) Ltd, STMicroelectronics S.r.l.
    Inventors: Kevin Formosa, Marco Del Sarto
  • Patent number: 12021454
    Abstract: A control circuit for a multiphase buck converter includes a regulator circuit and a plurality of phase control circuits. The regulator circuit generates a regulation signal based on a feedback signal and a reference signal, and each phase control circuit receives a current sense signal and generates a respective PWM signal based on the respective current sense signal and the regulation signal. The control circuit includes a first selector circuit and a second selector circuit configured to receive a selection signal and selectively connect each phase control circuit of a subset of the phase control circuits to a PWM signal for driving a respective stage of the multiphase buck converter, and to a current sense signal provided by the respective stage of the multiphase buck converter. A selection control circuit generates the selection signal in order to connect the phase control circuits to different stages of the multiphase buck converter.
    Type: Grant
    Filed: April 27, 2022
    Date of Patent: June 25, 2024
    Assignee: STMicroelectronics S.r.l.
    Inventors: Gerardo Castellano, Leonardo Pedone, Filippo Minnella, Marcello Raimondi