Patents Assigned to Transphorm, Inc.
  • Publication number: 20120153390
    Abstract: A transistor device is described that includes a source, a gate, a drain, a semiconductor material which includes a gate region between the source and the drain, a plurality of channel access regions in the semiconductor material on either side of the gate, a channel in the semiconductor material having an effective width in the gate region and in the channel access regions, and an isolation region in the gate region. The isolation region serves to reduce the effective width of the channel in the gate region without substantially reducing the effective width of the channel in the access regions. Alternatively, the isolation region can be configured to collect holes that are generated in the transistor device. The isolation region may simultaneously achieve both of these functions.
    Type: Application
    Filed: December 15, 2010
    Publication date: June 21, 2012
    Applicant: TRANSPHORM INC.
    Inventors: Umesh Mishra, Srabanti Chowdhury
  • Publication number: 20120132973
    Abstract: An electronic component includes a high voltage switching transistor encased in a package. The high voltage switching transistor comprises a source electrode, a gate electrode, and a drain electrode all on a first side of the high voltage switching transistor. The source electrode is electrically connected to a conducting structural portion of the package. Assemblies using the abovementioned transistor with another transistor can be formed, where the source of one transistor can be electrically connected to a conducting structural portion of a package containing the transistor and a drain of the second transistor is electrically connected to the second conductive structural portion of a package that houses the second transistor. Alternatively, the source of the second transistor is electrically isolated from its conductive structural portion, and the drain of the second transistor is electrically isolated from its conductive structural portion.
    Type: Application
    Filed: January 23, 2012
    Publication date: May 31, 2012
    Applicant: TRANSPHORM INC.
    Inventor: Yifeng Wu
  • Publication number: 20120126239
    Abstract: A III-N layer structure is described that includes a III-N buffer layer on a foreign substrate, an additional III-N layer, a first III-N structure, and a second III-N layer structure. The first III-N structure atop the III-N buffer layer includes at least two III-N layers, each having an aluminum composition, and the III-N layer of the two III-N layers that is closer to the III-N buffer layer having the larger aluminum composition. The second III-N structure includes a III-N superlattice, the III-N superlattice including at least two III-N well layers interleaved with at least two III-N barrier layer. The first III-N structure and the second III-N structure are between the additional III-N layer and the foreign substrate.
    Type: Application
    Filed: November 24, 2010
    Publication date: May 24, 2012
    Applicant: TRANSPHORM INC.
    Inventors: Stacia Keller, Nicholas Fichtenbaum
  • Patent number: 8138529
    Abstract: An electronic component includes a high voltage switching transistor encased in a package. The high voltage switching transistor comprises a source electrode, a gate electrode, and a drain electrode all on a first side of the high voltage switching transistor. The source electrode is electrically connected to a conducting structural portion of the package. Assemblies using the abovementioned transistor with another transistor can be formed, where the source of one transistor can be electrically connected to a conducting structural portion of a package containing the transistor and a drain of the second transistor is electrically connected to the second conductive structural portion of a package that houses the second transistor. Alternatively, the source of the second transistor is electrically isolated from its conductive structural portion, and the drain of the second transistor is electrically isolated from its conductive structural portion.
    Type: Grant
    Filed: November 2, 2009
    Date of Patent: March 20, 2012
    Assignee: Transphorm Inc.
    Inventor: Yifeng Wu
  • Publication number: 20110249477
    Abstract: A half bridge is described with at least one transistor having a channel that is capable in a first mode of operation of blocking a substantial voltage in at least one direction, in a second mode of operation of conducting substantial current in one direction through the channel and in a third mode of operation of conducting substantial current in an opposite direction through the channel. The half bridge can have two circuits with such a transistor.
    Type: Application
    Filed: June 20, 2011
    Publication date: October 13, 2011
    Applicant: TRANSPHORM INC.
    Inventors: James Honea, Yifeng Wu
  • Publication number: 20110193619
    Abstract: An electronic component includes a high-voltage depletion-mode transistor and a low-voltage enhancement-mode transistor both encased in a single package. A source electrode of the high-voltage depletion-mode transistor is electrically connected to a drain electrode of the low-voltage enhancement-mode transistor, a drain electrode of the high-voltage depletion-mode transistor is electrically connected to a drain lead of the single package, a gate electrode of the low-voltage enhancement-mode transistor is electrically connected to a gate lead of the single package, a gate electrode of the high-voltage depletion-mode transistor is electrically connected to an additional lead of the single package, and a source electrode of the low-voltage enhancement-mode transistor is electrically connected to a conductive structural portion of the single package.
    Type: Application
    Filed: February 5, 2010
    Publication date: August 11, 2011
    Applicant: Transphorm Inc.
    Inventors: Primit Parikh, James Honea, Carl C. Blake, JR., Robert Coffie, Yifeng Wu, Umesh Mishra
  • Publication number: 20110169549
    Abstract: An electronic component includes a III-N transistor and a III-N rectifying device both encased in a single package. A gate electrode of the III-N transistor is electrically connected to a first lead of the single package or to a conductive structural portion of the single package, a drain electrode of the III-N transistor is electrically connected to a second lead of the single package and to a first electrode of the III-N rectifying device, and a second electrode of the III-N rectifying device is electrically connected to a third lead of the single package.
    Type: Application
    Filed: January 8, 2010
    Publication date: July 14, 2011
    Applicant: Transphorm Inc.
    Inventor: Yifeng Wu
  • Patent number: 7965126
    Abstract: A half bridge is described with at least one transistor having a channel that is capable in a first mode of operation of blocking a substantial voltage in at least one direction, in a second mode of operation of conducting substantial current in one direction through the channel and in a third mode of operation of conducting substantial current in an opposite direction through the channel. The half bridge can have two circuits with such a transistor.
    Type: Grant
    Filed: February 9, 2009
    Date of Patent: June 21, 2011
    Assignee: Transphorm Inc.
    Inventors: James Honea, Yifeng Wu
  • Publication number: 20110140172
    Abstract: Group III-nitride devices are described that include a stack of III-nitride layers, passivation layers, and conductive contacts. The stack includes a channel layer with a 2DEG channel, a barrier layer and a spacer layer. One passivation layer directly contacts a surface of the spacer layer on a side opposite to the channel layer and is an electrical insulator. The stack of III-nitride layers and the first passivation layer form a structure with a reverse side proximate to the first passivation layer and an obverse side proximate to the barrier layer. Another passivation layer is on the obverse side of the structure. Defected nucleation and stress management layers that form a buffer layer during the formation process can be partially or entirely removed.
    Type: Application
    Filed: December 10, 2009
    Publication date: June 16, 2011
    Applicant: TRANSPHORM INC.
    Inventors: Rongming Chu, Umesh Mishra, Rakesh K. Lal
  • Publication number: 20110127541
    Abstract: Planar Schottky diodes for which the semiconductor material includes a heterojunction which induces a 2DEG in at least one of the semiconductor layers. A metal anode contact is on top of the upper semiconductor layer and forms a Schottky contact with that layer. A metal cathode contact is connected to the 2DEG, forming an ohmic contact with the layer containing the 2DEG.
    Type: Application
    Filed: January 18, 2011
    Publication date: June 2, 2011
    Applicant: TRANSPHORM INC.
    Inventors: Yifeng Wu, Umesh Mishra, Primit Parikh, Rongming Chu, Ilan Ben-Yaacov, Likun Shen
  • Publication number: 20110121314
    Abstract: Enhancement mode III-nitride devices are described. The 2DEG is depleted in the gate region so that the device is unable to conduct current when no bias is applied at the gate. Both gallium face and nitride face devices formed as enhancement mode devices.
    Type: Application
    Filed: February 1, 2011
    Publication date: May 26, 2011
    Applicant: Transphorm Inc.
    Inventors: Chang Soo Suh, Umesh Mishra
  • Patent number: 7939391
    Abstract: III-nitride devices are described with recessed gates. In some embodiments, the material around the gates is formed by epitaxially depositing different III-nitride layers on a substrate and etching through at least the top two layers in the gate region. Because adjacent layers in the top three layers of the structure have different compositions, some of the layers act as etch stops to allow for precision etching. In some embodiments, a regrowth mask is used to prevent growth of material in the gate region. A gate electrode is deposited in the recess.
    Type: Grant
    Filed: June 16, 2010
    Date of Patent: May 10, 2011
    Assignee: Transphorm Inc.
    Inventors: Chang Soo Suh, Ilan Ben-Yaacov
  • Publication number: 20110101466
    Abstract: An electronic component includes a high voltage switching transistor encased in a package. The high voltage switching transistor comprises a source electrode, a gate electrode, and a drain electrode all on a first side of the high voltage switching transistor. The source electrode is electrically connected to a conducting structural portion of the package. Assemblies using the abovementioned transistor with another transistor can be formed, where the source of one transistor can be electrically connected to a conducting structural portion of a package containing the transistor and a drain of the second transistor is electrically connected to the second conductive structural portion of a package that houses the second transistor. Alternatively, the source of the second transistor is electrically isolated from its conductive structural portion, and the drain of the second transistor is electrically isolated from its conductive structural portion.
    Type: Application
    Filed: November 2, 2009
    Publication date: May 5, 2011
    Applicant: TRANSPHORM INC.
    Inventor: Yifeng Wu
  • Patent number: 7915643
    Abstract: Enhancement mode III-nitride devices are described. The 2DEG is depleted in the gate region so that the device is unable to conduct current when no bias is applied at the gate. Both gallium face and nitride face devices formed as enhancement mode devices.
    Type: Grant
    Filed: September 17, 2007
    Date of Patent: March 29, 2011
    Assignee: Transphorm Inc.
    Inventors: Chang Soo Suh, Umesh Mishra
  • Publication number: 20110049526
    Abstract: A III-N device is described with a III-N material layer, an insulator layer on a surface of the III-N material layer, an etch stop layer on an opposite side of the insulator layer from the III-N material layer, and an electrode defining layer on an opposite side of the etch stop layer from the etch stop layer from the insulator layer. A recess is formed in the electrode defining layer. An electrode is formed in the recess. The insulator can have a precisely controlled thickness, particularly between the electrode and III-N material layer.
    Type: Application
    Filed: August 28, 2009
    Publication date: March 3, 2011
    Applicant: TRANSPHORM INC.
    Inventors: Rongming Chu, Robert Coffie
  • Patent number: 7898004
    Abstract: Planar Schottky diodes for which the semiconductor material includes a heterojunction which induces a 2DEG in at least one of the semiconductor layers. A metal anode contact is on top of the upper semiconductor layer and forms a Schottky contact with that layer. A metal cathode contact is connected to the 2DEG, forming an ohmic contact with the layer containing the 2DEG.
    Type: Grant
    Filed: December 10, 2008
    Date of Patent: March 1, 2011
    Assignee: Transphorm Inc.
    Inventors: Yifeng Wu, Umesh Mishra, Primit Parikh, Rongming Chu, Ilan Ben-Yaacov, Likun Shen
  • Patent number: 7884394
    Abstract: A III-nitride based high electron mobility transistor is described that has a gate-connected grounded field plate. The gate-connected grounded field plate device can minimize the Miller capacitance effect. The transistor can be formed as a high voltage depletion mode transistor and can be used in combination with a low voltage enhancement-mode transistor to form an assembly that operates as a single high voltage enhancement mode transistor.
    Type: Grant
    Filed: February 9, 2009
    Date of Patent: February 8, 2011
    Assignee: Transphorm Inc.
    Inventors: Yifeng Wu, Rongming Chu
  • Patent number: 7875907
    Abstract: Bidirectional switches are described. The bidirectional switches include first and a second III-N based high electron mobility transistor. In some embodiments, the source of the first transistor is in electrical contact with a source of the second transistor. In some embodiments, the drain of the first transistor is in electrical contact with a drain of the second transistor. In some embodiments, the two transistors share a drift region and the switch is free of a drain contact between the two transistors. Matrix converters can be formed from the bidirectional switches.
    Type: Grant
    Filed: September 12, 2008
    Date of Patent: January 25, 2011
    Assignee: Transphorm Inc.
    Inventors: James Honea, Primit Parikh, Yifeng Wu, Ilan Ben-Yaacov
  • Patent number: 7851825
    Abstract: Enhancement-mode III-nitride transistors are described that have a large source to drain barrier in the off state, low off state leakage, and low channel resistance in the access regions are described. The devices can include a charge depleting layer under the gate and/or a charge enhancing layer outside of the gate region, that is, in the access region.
    Type: Grant
    Filed: November 26, 2008
    Date of Patent: December 14, 2010
    Assignee: Transphorm Inc.
    Inventors: Chang Soo Suh, Ilan Ben-Yaacov, Robert Coffie, Umesh Mishra
  • Publication number: 20100289067
    Abstract: A III-N device is described has a buffer layer, a first III-N material layer on the buffer layer, a second III-N material layer on the first III-N material layer on an opposite side from the buffer layer and a dispersion blocking layer between the buffer layer and the channel layer. The first III-N material layer is a channel layer and a compositional difference between the first III-N material layer and the second III-N material layer induces a 2DEG channel in the first III-N material layer. A sheet or a distribution of negative charge at an interface of the channel layer and the dispersion blocking layer confines electrons away from the buffer layer.
    Type: Application
    Filed: May 14, 2009
    Publication date: November 18, 2010
    Applicant: TRANSPHORM INC.
    Inventors: Umesh Mishra, Lee McCarthy, Nicholas Fichtenbaum