Patents Assigned to Transphorm, Inc.
  • Publication number: 20100255646
    Abstract: III-nitride devices are described with recessed gates. In some embodiments, the material around the gates is formed by epitaxially depositing different III-nitride layers on a substrate and etching through at least the top two layers in the gate region. Because adjacent layers in the top three layers of the structure have different compositions, some of the layers act as etch stops to allow for precision etching. In some embodiments, a regrowth mask is used to prevent growth of material in the gate region. A gate electrode is deposited in the recess.
    Type: Application
    Filed: June 16, 2010
    Publication date: October 7, 2010
    Applicant: Transphorm Inc.
    Inventors: Chang Soo Suh, Ilan Ben-Yaacov
  • Patent number: 7795642
    Abstract: III-nitride devices are described with recessed gates. In some embodiments, the material around the gates is formed by epitaxially depositing different III-nitride layers on a substrate and etching through at least the top two layers in the gate region. Because adjacent layers in the top three layers of the structure have different compositions, some of the layers act as etch stops to allow for precision etching. In some embodiments, a regrowth mask is used to prevent growth of material in the gate region. A gate electrode is deposited in the recess.
    Type: Grant
    Filed: April 14, 2008
    Date of Patent: September 14, 2010
    Assignee: Transphorm, Inc.
    Inventors: Chang Soo Suh, Ilan Ben-Yaacov
  • Publication number: 20100201439
    Abstract: A III-nitride based high electron mobility transistor is described that has a gate-connected grounded field plate. The gate-connected grounded field plate device can minimize the Miller capacitance effect. The transistor can be formed as a high voltage depletion mode transistor and can be used in combination with a low voltage enhancement-mode transistor to form an assembly that operates as a single high voltage enhancement mode transistor.
    Type: Application
    Filed: February 9, 2009
    Publication date: August 12, 2010
    Applicant: TRANSPHORM INC.
    Inventors: Yifeng Wu, Rongming Chu
  • Publication number: 20100073067
    Abstract: Power switching circuits including an inductive load and a switching device are described. The switches devices can be either low-side or high-side switches. Some of the switches are transistors that are able to block voltages or prevent substantial current from flowing through the transistor when voltage is applied across the transistor.
    Type: Application
    Filed: September 9, 2009
    Publication date: March 25, 2010
    Applicant: TRANSPHORM INC.
    Inventor: James Honea
  • Publication number: 20090267078
    Abstract: A III-N semiconductor device that includes a substrate and a nitride channel layer including a region partly beneath a gate region, and two channel access regions on opposite sides of the part beneath the gate. The channel access regions may be in a different layer from the region beneath the gate. The device includes an AlXN layer adjacent the channel layer wherein X is gallium, indium or their combination, and a preferably n-doped GaN layer adjacent the AlXN layer in the areas adjacent to the channel access regions. The concentration of Al in the AlXN layer, the AlXN layer thickness and the n-doping concentration in the n-doped GaN layer are selected to induce a 2DEG charge in channel access regions without inducing any substantial 2DEG charge beneath the gate, so that the channel is not conductive in the absence of a switching voltage applied to the gate.
    Type: Application
    Filed: April 23, 2008
    Publication date: October 29, 2009
    Applicant: Transphorm Inc.
    Inventors: Umesh Mishra, Robert Coffie, Likun Shen, Ilan Ben-Yaacov, Primit Parikh
  • Publication number: 20090146185
    Abstract: Enhancement-mode III-nitride transistors are described that have a large source to drain barrier in the off state, low off state leakage, and low channel resistance in the access regions are described. The devices can include a charge depleting layer under the gate and/or a charge enhancing layer outside of the gate region, that is, in the access region.
    Type: Application
    Filed: November 26, 2008
    Publication date: June 11, 2009
    Applicant: TRANSPHORM INC.
    Inventors: Chang Soo Suh, Ilan Ben-Yaacov, Robert Coffie, Umesh Mishra
  • Publication number: 20090072240
    Abstract: III-nitride devices are described with recessed gates. In some embodiments, the material around the gates is formed by epitaxially depositing different III-nitride layers on a substrate and etching through at least the top two layers in the gate region. Because adjacent layers in the top three layers of the structure have different compositions, some of the layers act as etch stops to allow for precision etching. In some embodiments, a regrowth mask is used to prevent growth of material in the gate region. A gate electrode is deposited in the recess.
    Type: Application
    Filed: April 14, 2008
    Publication date: March 19, 2009
    Applicant: TRANSPHORM INC.
    Inventors: Chang Soo Suh, Ilan Ben-Yaacov
  • Publication number: 20090072272
    Abstract: Enhancement mode III-nitride devices are described. The 2DEG is depleted in the gate region so that the device is unable to conduct current when no bias is applied at the gate. Both gallium face and nitride face devices formed as enhancement mode devices.
    Type: Application
    Filed: September 17, 2007
    Publication date: March 19, 2009
    Applicant: Transphorm Inc.
    Inventors: Chang Soo Suh, Umesh Mishra