Intel Patents Granted

Patents granted to Intel by the U.S. Patent and Trademark Office (USPTO).

  • Patent number: 12133256
    Abstract: A component of a wireless communication device configured for any of a plurality of transmission bandwidths. The component includes at least one processor; and a non-transitory processor-readable storage medium including instructions that, when executed by the at least one processor, cause the at least one processor to: monitor a Clear Channel Assessment (CCA) factor or a Request-to-Send (RTS) factor for each of the transmission bandwidths, wherein the CCA factor is a throughput impact estimate based on any CCA transmission deferrals, and the RTS factor is a throughput impact estimate based on any transmission deferrals due to unanswered RTS messages; and dynamically select, based on the CCA factor or the RTS factor, one of the transmission bandwidths that increases a throughput of the wireless communication device.
    Type: Grant
    Filed: December 23, 2020
    Date of Patent: October 29, 2024
    Assignee: Intel Corporation
    Inventors: Daniel Cohn, Nir Balaban, Dor Chay, Mordechay Goodstein
  • Patent number: 12131989
    Abstract: Methods for fabricating an IC structure, e.g., for fabricating a metallization stack portion of an IC structure, as well as related semiconductor devices, are disclosed. An example fabrication method includes splitting metal lines that are supposed to be included at a tight pitch in a single metallization layer into two vertically-stacked layers (hence the term “vertical metal splitting”) by using helmets and wrap-around dielectric spacers. Metal lines split into two such layers may be arranged at a looser pitch in each layer, compared to the pitch at which metal lines of the same size would have to be arranged if there were included in a single layer. Increasing the pitch of metal lines may advantageously allow decreasing the parasitic metal-to-metal capacitance associated with the metallization stack.
    Type: Grant
    Filed: November 17, 2020
    Date of Patent: October 29, 2024
    Assignee: Intel Corporation
    Inventors: Leonard P. Guler, Charles Henry Wallace, Paul A. Nyhus
  • Patent number: 12132995
    Abstract: An example apparatus for enhancing video includes a decoder to decode a received 360-degree projection format video bitstream to generate a decoded 360-degree projection format video. The apparatus also includes a viewport generator to generate a viewport from the decoded 360-degree projection format video. The apparatus further includes a convolutional neural network (CNN)-based filter to remove an artifact from the viewport to generate an enhanced image. The apparatus further includes a displayer to send the enhanced image to a display.
    Type: Grant
    Filed: February 17, 2020
    Date of Patent: October 29, 2024
    Assignee: Intel Corporation
    Inventors: Huan Dou, Lidong Xu, Xiaoxia Cai, Chen Wang, Yi-Jen Chiu
  • Patent number: 12132002
    Abstract: Embodiments of the present disclosure are directed towards techniques and configurations for layered interconnect structures for bridge interconnection in integrated circuit assemblies. In one embodiment, an apparatus may include a substrate and a bridge embedded in the substrate. The bridge may be configured to route electrical signals between two dies. An interconnect structure, electrically coupled with the bridge, may include a via structure including a first conductive material, a barrier layer including a second conductive material disposed on the via structure, and a solderable material including a third conductive material disposed on the barrier layer. The first conductive material, the second conductive material, and the third conductive material may have different chemical composition. Other embodiments may be described and/or claimed.
    Type: Grant
    Filed: April 26, 2023
    Date of Patent: October 29, 2024
    Assignee: Intel Corporation
    Inventors: Yueli Liu, Qinglei Zhang, Amanda E. Schuckman, Rui Zhang
  • Patent number: 12132581
    Abstract: Examples described herein includes an apparatus comprising: a network interface configured to: receive a request to copy data from a local memory to a remote memory; based on a configuration that the network interface is to manage a cache store the data into the cache and record that the data is stored in the cache. In some examples, store the data in the cache comprises store most recently evicted data from the local memory into the cache. In some examples, the network interface is to store data evicted from the local memory that is not stored into the cache into one or more remote memories.
    Type: Grant
    Filed: November 24, 2020
    Date of Patent: October 29, 2024
    Assignee: Intel Corporation
    Inventors: Sujoy Sen, Durgesh Srivastava, Thomas E. Willis, Bassam N. Coury, Marcelo Cintra
  • Patent number: 12130688
    Abstract: Methods, apparatus, systems and articles of manufacture are disclosed to optimize a guard band of a hardware resource. An example apparatus includes at least one storage device, and at least one processor to execute instructions to identify a phase of a workload based on an output from a machine-learning model, the phase based on a utilization of one or more hardware resources, and based on the phase, control a guard band of a first hardware resource of the one or more hardware resources.
    Type: Grant
    Filed: December 23, 2020
    Date of Patent: October 29, 2024
    Assignee: INTEL CORPORATION
    Inventors: Rahul Khanna, Xin Kang, Ali Taha, James Tschanz, William Zand, Robert Kwasnick
  • Patent number: 12131183
    Abstract: Technologies for providing efficient message polling include a compute device. The compute device includes circuitry to determine a memory location to monitor for a change indicative of a message from a device connected to a local bus of the compute device. The circuitry is also to determine whether data at the memory location satisfies reference data. Additionally, the circuitry is to process, in response to a determination that the data at the memory location satisfies the reference data, one or more messages in a message queue associated with the memory location.
    Type: Grant
    Filed: June 28, 2019
    Date of Patent: October 29, 2024
    Assignee: Intel Corporation
    Inventors: Anjaneya Reddy Chagam Reddy, Scott D. Peterson
  • Patent number: 12130924
    Abstract: Methods and apparatus for seamless SMM (System Management Mode) global driver update base on SMM Root-of-Trust. Mechanisms are provided to load and replace SMM drivers at runtime in a secure manner, without requiring an SMM firmware update and platform reset. SMM code is executed by BIOS during boot in a hidden area of memory called SMRAM space. Seamless update using an SMM Global Driver Update provides a method to load and replace all SMM drivers (including SMM infrastructure) on an already shipped platform production for purposes such as bug fixes. The principles and teachings may also be applied to update other types of secure execution mode code in addition to SMM code.
    Type: Grant
    Filed: December 26, 2020
    Date of Patent: October 29, 2024
    Assignee: Intel Corporation
    Inventors: Sarathy Jayakumar, Jiewen Yao, Murugasamy K Nachimuthu, Ruixia Li, Siyuan Fu
  • Patent number: 12130724
    Abstract: A system can include a host machine connected to a device under test (DUT) by a serial link. The host machine can include a serial interface, such as a Thunderbolt interface, and a memory. The DUT can include a trace data source, a high-speed trace interface (HTI) to receive trace data from the trace data source, a serial interface (such as a Thunderbolt interface), and a PIPE interface connecting the HTI with the serial interface. The HTI is to send the trace data to the serial interface through the PIPE interface. The serial interface is to packetize the trace data into a conforming packet format, and send the trace data as a packet across the serial link to the host machine. The host machine can receive the trace data at the host-side serial interface, store the trace data in memory, and process the trace data for debugging the DUT.
    Type: Grant
    Filed: June 25, 2020
    Date of Patent: October 29, 2024
    Assignee: Intel Corporation
    Inventors: Gilad Shayevitz, Tsvika Kurts, Vladislav Kopzon, Reuven Rozic, Yaniv Hayat
  • Patent number: 12126067
    Abstract: Disclosed herein are components for millimeter-wave communication, as well as related methods and systems.
    Type: Grant
    Filed: June 25, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Diego Correas-Serrano, Georgios Dogiamis, Henning Braunisch, Neelam Prabhu Gaunkar, Telesphor Kamgaing
  • Patent number: 12126103
    Abstract: In an embodiment, a socket comprises a housing, where the housing is a dielectric material. In an embodiment, a shell passes through a thickness of the, where the shell is conductive. The socket may further comprise a plug within the shell, where the plug is a dielectric material, and where the plug has a bottom surface. In an embodiment, a pin passes through the thickness of the housing within an inner diameter of the shell, where the pin has a first portion with a first diameter and a second portion with a second diameter, and where the pin is conductive. In an embodiment, the socket further comprises a spring around the first portion of the pin, where a first end of the spring presses against the bottom surface, and where a second end of the spring presses against the second portion of the pin.
    Type: Grant
    Filed: December 22, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Feifei Cheng, Zhe Chen, Ahmet C. Durgun, Zhichao Zhang
  • Patent number: 12124350
    Abstract: A scheme is provided for a processor to measure or estimate the dynamic capacitance (Cdyn) associated with an executing application and take a proportional throttling action. Proportional throttling has significantly less impact on performance and hence presents an opportunity to get back the lost bins and proportionally clip power if it exceeds a specification threshold. The ability to infer a magnitude of power excursion of a power virus event (and hence, the real Cdyn) above a set power threshold limit enables the processor to proportionally adjust the processor operating frequency to bring it back under the limit. With this scheme, the processor distinguishes a small power excursion versus a large one and reacts proportionally, yielding better performance.
    Type: Grant
    Filed: April 28, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Aman Sewani, Nazar Haider, Ankush Varma, Lan Vu
  • Patent number: 12124846
    Abstract: Embodiments of systems, apparatuses, and methods for fused multiple add. In some embodiments, a decoder decodes a single instruction having an opcode, a destination field representing a destination operand, and fields for a first, second, and third packed data source operand, wherein packed data elements of the first and second packed data source operand are of a first, different size than a second size of packed data elements of the third packed data operand.
    Type: Grant
    Filed: August 28, 2023
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Robert Valentine, Galina Ryvchin, Piotr Majcher, Mark J. Charney, Elmoustapha Ould-Ahmed-Vall, Jesus Corbal, Milind B. Girkar, Zeev Sperber, Simon Rubanovich, Amit Gradstein
  • Patent number: 12125212
    Abstract: Methods, systems, and apparatus for high-fidelity vision tasks using deep neural networks are disclosed. An example apparatus includes a feature extractor to extract low-level features and edge-enhanced features of an input image processed using a convolutional neural network, an eidetic memory block generator to generate an eidetic memory block using the extracted low-level features or the extracted edge-enhanced features, and an interactive segmentation network to perform image segmentation using the eidetic memory block, the eidetic memory block used to propagate domain-persistent features through the segmentation network.
    Type: Grant
    Filed: December 23, 2020
    Date of Patent: October 22, 2024
    Assignee: INTEL CORPORATION
    Inventors: Anthony Rhodes, Ke Ding, Manan Goel
  • Patent number: 12125917
    Abstract: Thin film transistors having double gates are described. In an example, an integrated circuit structure includes an insulator layer above a substrate. A first gate stack is on the insulator layer. A polycrystalline channel material layer is on the first gate stack. A second gate stack is on a first portion of the polycrystalline channel material layer, the second gate stack having a first side opposite a second side. A first conductive contact is adjacent the first side of the second gate stack, the first conductive contact on a second portion of the channel material layer. A second conductive contact is adjacent the second side of the second gate stack, the second conductive contact on a third portion of the channel material layer.
    Type: Grant
    Filed: July 27, 2023
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Abhishek A. Sharma, Van H. Le, Jack T. Kavalieros, Tahir Ghani, Gilbert Dewey
  • Patent number: 12125893
    Abstract: Describe is a resonator that uses anti-ferroelectric (AFE) materials in the gate of a transistor as a dielectric. The use of AFE increases the strain/stress generated in the gate of the FinFET. Along with the usual capacitive drive, which is boosted with the increased polarization, additional current drive is also achieved from the piezoelectric response generated to due to AFE material. In some embodiments, the acoustic mode of the resonator is isolated using phononic gratings all around the resonator using the metal line above and vias' to body and dummy fins on the side. As such, a Bragg reflector is formed above or below the AFE based transistor. Increased drive signal from the AFE results in larger output signal and larger bandwidth.
    Type: Grant
    Filed: April 3, 2023
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Tanay Gosavi, Chia-Ching Lin, Raseong Kim, Ashish Verma Penumatcha, Uygar Avci, Ian Young
  • Patent number: 12124383
    Abstract: Systems and methods for improving cache efficiency and utilization are disclosed. In one embodiment, a graphics processor includes processing resources to perform graphics operations and a cache controller of a cache memory that is coupled to the processing resources. The cache controller is configured to set an initial aging policy using an aging field based on age of cache lines within the cache memory and to determine whether a hint or an instruction to indicate a level of aging has been received. In one embodiment, the cache memory configured to be partitioned into multiple cache regions, wherein the multiple cache regions include a first cache region having a cache eviction policy with a configurable level of data persistence.
    Type: Grant
    Filed: July 12, 2022
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Altug Koker, Joydeep Ray, Elmoustapha Ould-Ahmed-Vall, Abhishek Appu, Aravindh Anantaraman, Valentin Andrei, Durgaprasad Bilagi, Varghese George, Brent Insko, Sanjeev Jahagirdar, Scott Janus, Pattabhiraman K, SungYe Kim, Subramaniam Maiyuran, Vasanth Ranganathan, Lakshminarayanan Striramassarma, Xinmin Tian
  • Patent number: 12126475
    Abstract: An apparatus of a station (STA) includes memory and processing circuitry coupled to the memory. The processing circuitry is configured to encode a capabilities element for transmission to an access point (AP). The capabilities element including a media access control (MAC) capabilities information field indicating a trigger frame MAC padding duration. The processing circuitry decodes an extremely high throughput (EHT) protocol data unit (PPDU) received in response to the capabilities element. The EHT PPDU includes an EHT trigger frame (EHT-TF) in a data portion of the EHT PPDU, a packet extension (PE) field, and a dummy orthogonal frequency division multiplexing (OFDM) symbol extending the PE field. The processing circuitry performs physical layer (PHY) and MAC processing of the EHT PPDU based on a duration of the dummy OFDM symbol.
    Type: Grant
    Filed: December 22, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Xiaogang Chen, Qinghua Li, Thomas J. Kenney, Danny Alexander
  • Patent number: 12124371
    Abstract: An apparatus and method to reduce bandwidth and latency associated with probabilistic caches.
    Type: Grant
    Filed: March 26, 2021
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Ruchira Sasanka, Rajat Agarwal
  • Patent number: 12126361
    Abstract: A memory controller system includes error correction circuitry and erasure decoder circuitry. A retry flow is triggered when the memory controller's error checking and correction (ECC) detects an uncorrectable codeword. Error correction circuitry generates erasure codewords from the codeword with uncorrectable errors. The memory controller computes the syndrome weight of the erasure codewords. For example, the erasure decoder circuitry receives the erasure codewords and computes the syndrome weights. Error correction circuitry orders the erasure codewords based on their corresponding syndrome weights. Then error correction circuitry selects a subset of the codewords, and sends them to erasure decoder circuitry. Erasure decoder circuitry receives the selected codewords and decodes them.
    Type: Grant
    Filed: March 21, 2022
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Poovaiah M. Palangappa, Zion S. Kwok, Ravi H. Motwani
  • Patent number: 12124619
    Abstract: Methods and apparatus for Virtual Machine (VM) encryption of block storage with end-to-end data integrity protection in a SmartNIC. For a Write operation, the NIC is configured to encrypt a data block, append the encrypted data block with protection information (PI) generated using data in the data block to generate a protected data block and forward the protected data block onto a network or fabric to be delivered to a storage node. For a Read operation, the NIC is configured to receive a protected data block comprising cipher text including encrypted payload data concatenated with an encrypted inner PI and an outer PI, use the inner and outer PIs to perform PI checks, decrypt the cipher text to extract payload data, and forward or write at least the payload to a host. The inner and outer PIs and data formats are compliant with an NVMe specification.
    Type: Grant
    Filed: December 23, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Jose Niell, Kiel Boyle, Bradley Burres
  • Patent number: 12125895
    Abstract: A transistor includes a channel including a first layer including a first monocrystalline transition metal dichalcogenide (TMD) material, where the first layer is stoichiometric and includes a first transition metal. The channel further includes a second layer above the first layer, the second layer including a second monocrystalline TMD material, where the second monocrystalline TMD material includes a second transition metal and oxygen, and where the second layer is sub-stoichiometric. The transistor further includes a gate electrode above a first portion of the channel layer, a gate dielectric layer between the channel layer and the gate electrode, a source contact on a second portion of the channel layer and a drain contact on a third portion of the channel layer, where the gate electrode is between drain contact and the source contact.
    Type: Grant
    Filed: June 29, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Chelsey Dorow, Kevin O'Brien, Carl Naylor, Uygar Avci, Sudarat Lee, Ashish Verma Penumatcha, Chia-Ching Lin, Tanay Gosavi, Shriram Shivaraman, Kirby Maxey
  • Patent number: 12122420
    Abstract: A raycaster performs a raycasting algorithm, where the raycasting algorithm takes, as an input, a sparse hierarchical volumetric data structure. Performing the raycasting algorithm includes casting a plurality of rays from a reference point into the 3D volume, and, for each of the plurality of rays, traversing the ray to determine whether voxels in the set of voxels are intersected by the ray and are occupied, where the ray is to be traversed according to an approximate traversal algorithm.
    Type: Grant
    Filed: August 29, 2019
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Dexmont Alejandro Carillo Peña, Luis Manuel Rodríguez Martin de la Sierra, Carlos Marquez Rodriguez-Peral, Luca Sarti, David Macdara Moloney, Sam Caulfield, Jonathan David Byrne
  • Patent number: 12123937
    Abstract: A radar device may include a digital to analog converter (DAC) stage. The DAC stage may generate a plurality of analog signals. The DAC stage may generate a different analog signal for each transmitter chain of a plurality of transmitter chains. Each analog signal of the plurality of analog signals may represent a single digital signal. Each transmitter chain of the plurality of transmitter chains may include a transmit chain portion and switched analog beamforming network (BFN). The transmit chain portion may generate a plurality of intermediate analog signals representative of the corresponding analog signal. The switched analog BFN may generate a plurality of analog transmit signals for an intermediate analog signal of the plurality of intermediate analog signals. The plurality of analog transmit signals may include a beam formed in accordance with a state of the switched analog BFN.
    Type: Grant
    Filed: July 8, 2021
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Arnaud Amadjikpe, Timo Sakari Huusari, Tae Young Yang, Hossein Alavi
  • Patent number: 12127069
    Abstract: Methods, systems, and use cases for geofence-based edge service control and authentication are discussed, including an orchestration system with memory and at least one processing circuitry coupled to the memory. The processing circuitry is configured to perform operations to obtain, from a plurality of connectivity nodes providing edge services, physical location information, and resource availability information associated with each of the plurality of connectivity nodes. An edge-to-edge location graph (ELG) is generated based on the physical location information and the resource availability information, the ELG indicating a subset of the plurality of connectivity nodes that are available for executing a plurality of services associated with an edge workload. The connectivity nodes are provisioned with the ELG and a workflow execution plan to execute the plurality of services, the workflow execution plan including metadata with a geofence policy.
    Type: Grant
    Filed: September 18, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Francesc Guim Bernat, Kshitij Arun Doshi, Ned M. Smith, Ben McCahill, Miltiadis Filippou
  • Patent number: 12127363
    Abstract: Embodiments disclosed herein include sockets and electronic packages with socket architectures. In an embodiment, a socket comprises a housing with a first surface and a second surface. In an embodiment, a plurality of interconnect pins pass through the housing. In an embodiment, an alignment hole is provided through the housing. In an embodiment, an alignment post extending out from the first surface of the housing is also provided.
    Type: Grant
    Filed: September 25, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Feifei Cheng, Thomas Boyd, Kuang Liu, Steven A. Klein, Daniel Neumann, Mohanraj Prabhugoud
  • Patent number: 12125815
    Abstract: Embodiments disclosed herein include electronic package and methods of forming such packages. In an embodiment, an electronic package comprises a mold layer and a first die embedded in the mold layer. In an embodiment, the first die comprises first pads at a first pitch and second pads at a second pitch. In an embodiment, the electronic package further comprises a second die embedded in the mold layer, where the second die comprises third pads at the first pitch and fourth pads at the second pitch. In an embodiment, a bridge die is embedded in the mold layer, and the bridge die electrically couples the second pads to the fourth pads.
    Type: Grant
    Filed: December 22, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Bernd Waidhas, Andreas Wolter, Georg Seidemann, Thomas Wagner
  • Patent number: 12125133
    Abstract: Apparatus and method for speculative execution of hit and intersection shaders on programmable ray tracing architectures. For example, one embodiment of an apparatus comprises: single-instruction multiple-data (SIMD) or single-instruction multiple-thread (SIMT) execution units (EUs) to execute shaders; and ray tracing circuitry to execute a ray traversal thread, the ray tracing engine comprising: traversal/intersection circuitry, responsive to the traversal thread, to traverse a ray through an acceleration data structure comprising a plurality of hierarchically arranged nodes and to intersect the ray with a primitive contained within at least one of the nodes; and shader deferral circuitry to defer and aggregate multiple shader invocations resulting from the traversal thread until a particular triggering event is detected, wherein the multiple shaders are to be dispatched on the EUs in a single shader batch upon detection of the triggering event.
    Type: Grant
    Filed: September 22, 2023
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Gabor Liktor, Karthik Vaidyanathan, Jefferson Amstutz, Atsuo Kuwahara, Michael Doyle, Travis Schluessler
  • Patent number: 12126592
    Abstract: Systems and methods may be used to provide neutral host edge services in an edge network. An example method may include generating a virtual machine for a communication service provider at a compute device. The method may include receiving a user packet originated at a user device associated with the communication service provider and identifying dynamic route information related to the user packet using the virtual machine corresponding to the communication service provider. Data may be output corresponding to the user packet based on the dynamic route information.
    Type: Grant
    Filed: December 26, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Kannan Babu Ramia, Deepak S, Palaniappan Ramanathan, Timothy Verrall, Francesc Guim Bernat
  • Patent number: 12124847
    Abstract: Embodiments detailed herein relate to matrix operations. In particular, support for a matrix transpose instruction is detailed. In some embodiments, decode circuitry to decode an instruction having fields for an opcode, a source matrix operand identifier, and a destination matrix operand identifier; and execution circuitry to execute the decoded instruction to transpose each row of elements of the identified source matrix operand into a corresponding column of the identified destination matrix operand are detailed.
    Type: Grant
    Filed: July 1, 2017
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Robert Valentine, Dan Baum, Zeev Sperber, Jesus Corbal, Elmoustapha Ould-Ahmed-Vall, Bret L Toll, Mark J. Charney, Barukh Ziv, Alexander Heinecke, Milind Girkar, Menachem Adelman, Simon Rubanovich
  • Patent number: 12125793
    Abstract: Embodiments disclosed herein include electronic packages and methods of forming such packages. In an embodiment, a microelectronic device package may include a redistribution layer (RDL) and an interposer over the RDL. In an embodiment, a glass core may be formed over the RDL and surround the interposer. In an embodiment, the microelectronic device package may further comprise a plurality of dies over the interposer. In an embodiment, the plurality of dies are communicatively coupled with the interposer.
    Type: Grant
    Filed: September 28, 2023
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Srinivas Pietambaram, Rahul Manepalli, Gang Duan
  • Patent number: 12124403
    Abstract: Disclosed herein are systems and methods for multi-architecture computing. For example, in some embodiments, a computing system may include: a processor system including at least one first processor core having a first instruction set architecture (ISA); a memory device coupled to the processor system, wherein the memory device has stored thereon a first binary representation of a program for the first ISA; and control logic to suspend execution of the program by the at least one first processor core and cause at least one second processor core to resume execution of the program, wherein the at least one second processor core has a second ISA different from the first ISA; wherein the program is to generate data having an in-memory representation compatible with both the first ISA and the second ISA.
    Type: Grant
    Filed: March 14, 2022
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Eliezer Tamir, Ben-Zion Friedman
  • Patent number: 12126068
    Abstract: Disclosed herein are components for millimeter-wave communication, as well as related methods and systems.
    Type: Grant
    Filed: June 25, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Diego Correas-Serrano, Georgios Dogiamis, Henning Braunisch, Neelam Prabhu Gaunkar, Telesphor Kamgaing
  • Patent number: 12124852
    Abstract: A graphics processing device is provided that includes a set of compute units to execute a workload, a cache coupled with the set of compute units, and circuitry coupled with the cache and the set of compute units. The circuitry is configured to, in response to a cache miss for the read from a first cache, broadcast an event within the graphics processor device to identify data associated with the cache miss, receive the event at a second compute unit in the set of compute units, and prefetch the data identified by the event into a second cache that is local to the second compute unit before an attempt to read the instruction or data by the second thread.
    Type: Grant
    Filed: July 6, 2023
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: James Valerio, Vasanth Ranganathan, Joydeep Ray, Pradeep Ramani
  • Patent number: 12124310
    Abstract: Methods and apparatus relating to techniques for avoiding cache lookup for cold cache. In an example, an apparatus comprises logic, at least partially comprising hardware logic, to collect user information for a user of a data processing device, generate a user profile for the user of the data processing device from the user information, and set a power profile a processor in the data processing device using the user profile. Other embodiments are also disclosed and claimed.
    Type: Grant
    Filed: June 22, 2023
    Date of Patent: October 22, 2024
    Assignee: INTEL CORPORATION
    Inventors: Altug Koker, Abhishek R. Appu, Kiran C. Veernapu, Joydeep Ray, Balaji Vembu, Prasoonkumar Surti, Kamal Sinha, Eric J. Hoekstra, Wenyin Fu, Nikos Kaburlasos, Bhushan M. Borole, Travis T. Schluessler, Ankur N. Shah, Jonathan Kennedy
  • Patent number: 12126988
    Abstract: An apparatus includes at least one memory, instructions, and processor circuitry to execute the instructions to track movement of a head of a user wearing earphones, the earphones to move with the movement of the head of the user, the earphones to be communicatively coupled to a computing device. The processor circuitry is to obtain media content, the media content including first audio data for a first channel and second audio data for a second channel. The processor circuitry is to adjust, based on the movement of the head of the user, the first audio data for the first channel and the second audio data for the second channel. The processor circuitry is to cause the adjusted first audio data and the adjusted second audio data to be played by the earphones.
    Type: Grant
    Filed: August 14, 2023
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Nikos Kaburlasos, Scott W. Cheng, Devon Worrell
  • Patent number: 12126706
    Abstract: Detailed herein are embodiments which allow for integrity protected access control to provide defense against deterministic software attacks. Software attacks such as rowhammer attacks which target the TD bit itself are defended against using cryptographic integrity which the data itself is protected by the TD-bit alone. As such, software is reduced to performing only non-deterministic attacks (e.g., random corruption), but all the deterministic attacks are defended against. Additionally, integrity-protected access control bits are protected against simple hardware attacks where the adversary with physical access to the machine can flip TD bits to get ciphertext access in software which can break confidentiality.
    Type: Grant
    Filed: December 26, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Siddhartha Chhabra, John Sell
  • Patent number: 12124533
    Abstract: Embodiments are generally directed to methods and apparatuses of spatially sparse convolution module for visual rendering and synthesis. An embodiment of a method for image processing, comprising: receiving an input image by a convolution layer of a neural network to generate a plurality of feature maps; performing spatially sparse convolution on the plurality of feature maps to generate spatially sparse feature maps; and upsampling the spatially sparse feature maps to generate an output image.
    Type: Grant
    Filed: September 23, 2021
    Date of Patent: October 22, 2024
    Assignee: INTEL CORPORATION
    Inventors: Anbang Yao, Ming Lu, Yikai Wang, Scott Janus, Sungye Kim
  • Patent number: 12126440
    Abstract: Bayesian Inference based communication receiver employs Markov-Chain Monte-Carlo (MCMC) sampling for performing several of the main receiver functionalities. The channel estimator estimates the multipath channel coefficients corresponding to a signal received with fading. The symbol demodulator demodulates the received signal according to a QAM constellation, so as to generate a demodulated signal, and estimate the transmitted symbols. The decoder reliably decodes the demodulated signals to generate an output bit sequence, factoring in redundancy induced at a certain code rate. A universal sampler may be configured to use MCMC sampling for generating estimates of channel coefficients, transmitted symbols or decoder bits, for aforementioned functionalities, respectively. The samples may then be used in one or more of the receiver tasks: channel estimation, signal demodulation, and decoding, which leads to a more scalable, reusable, power/area efficient receiver.
    Type: Grant
    Filed: December 25, 2020
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Sundar Krishnamurthy, Lu Lu, Niranjan Mylarappa Gowda, Le Liang, Richard Dorrance, Deepak Dasalukunte, Arvind Merwaday
  • Patent number: 12125777
    Abstract: Embodiments disclosed herein include electronic packages and methods of forming such packages. In an embodiment, an electronic package comprises a first buildup layer and a second buildup layer over the first buildup layer. In an embodiment, a void is disposed through the second buildup layer. In an embodiment the electronic package further comprises a first pad over the second buildup layer. In an embodiment, the first pad covers the void.
    Type: Grant
    Filed: October 28, 2019
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Zhiguo Qian, Gang Duan, Kemal Aygün, Jieying Kong, Brandon C. Marin
  • Patent number: 12125256
    Abstract: An apparatus to facilitate generator exploitation for deepfake detection is disclosed. The apparatus includes one or more processors to: alter a generative neural network of a deepfake generator with one or more modifications for deepfake detection; train the generative neural network having the one or more modifications and a discriminative neural network of the deepfake generator, wherein training the generative neural network and the discriminative neural network to facilitate the generative neural network to generate deepfake content comprising the one or more modifications; and communicate identification of the one or more modifications to a deepfake detector to cause the deepfake detector to identify deepfake content generated by the deepfake generator that comprises at least one of the one or more modifications.
    Type: Grant
    Filed: June 23, 2021
    Date of Patent: October 22, 2024
    Assignee: INTEL CORPORATION
    Inventors: Ilke Demir, Carl S. Marshall, Satyam Srivastava, Steven Gans
  • Patent number: 12124856
    Abstract: During a computing system boot sequence, reference firmware provided by a computing system component supplies Advanced Configuration and Power Interface (ACPI) code that generates ACPI tables and definition blocks to a bootloader. During a boot sequence, the reference firmware receives an indication from the bootloader which components the reference firmware is to initialize. As part of component initialization performed by the reference firmware, the reference firmware populates hand-off data structures (e.g., hand-off blocks (HOBs)) with ACPI code (AML code) that, when executed by the bootloader, generates and populates ACPI tables (e.g., DSDT and SSDT tables) and definition blocks with information pertinent to the initialization and runtime management of computing system components. Component initialization and runtime configuration workarounds can be implemented in the bootloader incorporating reference firmware updates provided by the component vendor.
    Type: Grant
    Filed: March 24, 2021
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Subrata Banik, Aamir Bohra, Vincent Zimmer, Robert E. Gough, Xiang Ma, Jabeena Begum Gaibusab
  • Patent number: 12127103
    Abstract: A circuit arrangement includes a preprocessing circuit configured to obtain context information related to a user location, a learning circuit configured to determine a predicted user movement based on context information related to a user location to obtain a predicted route and to determine predicted radio conditions along the predicted route, and a decision circuit configured to, based on the predicted radio conditions, identify one or more first areas expected to have a first type of radio conditions and one or more second areas expected to have a second type of radio conditions different from the first type of radio conditions and to control radio activity while traveling on the predicted route according to the one or more first areas and the one or more second areas.
    Type: Grant
    Filed: September 7, 2023
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Shahrnaz Azizi, Biljana Badic, John Browne, Dave Cavalcanti, Hyung-Nam Choi, Thorsten Clevorn, Ajay Gupta, Maruti Gupta Hyde, Ralph Hasholzner, Nageen Himayat, Simon Hunt, Ingolf Karls, Thomas Kenney, Yiting Liao, Christopher MacNamara, Marta Martinez Tarradell, Markus Dominik Mueck, Venkatesan Nallampatti Ekambaram, Niall Power, Bernhard Raaf, Reinhold Schneider, Ashish Singh, Sarabjot Singh, Srikathyayani Srikanteswara, Shilpa Talwar, Feng Xue, Zhibin Yu, Robert Zaus, Stefan Franz, Uwe Kliemann, Christian Drewes, Juergen Kreuchauf
  • Patent number: 12127118
    Abstract: Various aspects provide a radiohead circuit and a communication device including the radiohead circuit. In an example, the radiohead circuit includes an antenna interface, a radio frequency front end configured to receive a channel scan information including an information related to a target communication channel to be scanned from a communication device processor, perform an energy scan for detecting an activity of the target communication channel based on the channel scan information, generate an activity information including an information as to whether there is the activity on the target communication channel, and provide the activity information to a communication interface; the communication interface configured to couple the processor to a radiohead circuit-external processor external to the radiohead circuit.
    Type: Grant
    Filed: September 13, 2021
    Date of Patent: October 22, 2024
    Assignee: INTEL CORPORATION
    Inventors: Ofir Klein, Leor Rom, Eran Segev, Eran Amir, Nevo Idan, Chen Kojokaro
  • Patent number: 12125482
    Abstract: An example apparatus for recognizing speech includes an audio receiver to receive a stream of audio. The apparatus also includes a key phrase detector to detect a key phrase in the stream of audio. The apparatus further includes a model adapter to dynamically adapt a model based on the detected key phrase. The apparatus also includes a query recognizer to detect a voice query following the key phrase in a stream of audio via the adapted model.
    Type: Grant
    Filed: November 22, 2019
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Krzysztof Czarnowski, Munir Nikolai Alexander Georges, Tobias Bocklet, Georg Stemmer
  • Patent number: 12124616
    Abstract: A system and method of enhancing the trustworthiness of an artificial intelligence system include detecting whether a data element includes an existing data domain tag, processing the data element into a transformed data element, generating a data domain tag, where the data domain tag includes at least a data domain identifier and a timestamp, appending the data domain tag to the transformed data element, creating a signature for the transformed data element and the appended data domain tag using a private key, and creating another signature for the data domain tag using the private key.
    Type: Grant
    Filed: June 1, 2022
    Date of Patent: October 22, 2024
    Assignee: INTEL CORPORATION
    Inventors: Claire Vishik, Reshma Lal, Santosh Ghosh
  • Patent number: 12125888
    Abstract: A device including a III-N material is described. In an example, the device has terminal structure having a first group III-Nitride (III-N) material. The terminal structure has a central body and a first plurality of fins, and a second plurality of fins, opposite the first plurality of fins. A polarization charge inducing layer is above a first portion of the central body. A gate electrode is above the polarization charge inducing layer. The device further includes a source structure and a drain structure, each including impurity dopants, on opposite sides of the gate electrode and on the plurality of fins, and a source contact on the source structure and a drain contact on the drain structure.
    Type: Grant
    Filed: September 29, 2017
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Marko Radosavljevic, Han Wui Then, Sansaptak Dasgupta
  • Patent number: 12125121
    Abstract: An apparatus to facilitate tessellation redistribution for reducing latencies in processors is disclosed. The apparatus includes a processor to provide parallel interconnected geometry fixed-function units with separate front end and back ends, the front ends to perform patch culling and transmission and the back ends to perform patch reception from the front end and patch tessellation; provide a tessellation redistribution central engine to redistribute patches among the back ends using a redistribution bus; receive, by the tessellation redistribution central engine from the front ends in parallel, patch transmissions marked for distribution, the tessellation redistribution engine to process the patch transmissions in order; and in response to receiving a synchronization barrier packet from one of the front ends, broadcast, by the tessellation redistribution central engine, the synchronization barrier packet to the back ends to cause one of the back ends to process tessellation work locally.
    Type: Grant
    Filed: March 24, 2021
    Date of Patent: October 22, 2024
    Assignee: INTEL CORPORATION
    Inventors: Amandeep Singh, Arthur Hunter, Jr., Abhinav Srivastava, Rashmi Agarwal, Mohit Choradia
  • Patent number: 12124759
    Abstract: In one embodiment, a processing device includes a plurality of display interfaces, a plurality of display controllers, and display synchronization circuitry. The display interfaces are used to interface with a plurality of display devices, and the display controllers are used to output video frames to the display devices via the display interfaces. Moreover, the display synchronization circuitry includes a clock synchronization interface and a frame synchronization interface. The clock synchronization interface is used to synchronize a clock rate across the display controllers, while the frame synchronization interface is used to synchronize a frame rate across the display controllers.
    Type: Grant
    Filed: September 22, 2021
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Aswin Padmanabhan, Sangeeta Ghangam Manepalli, Kiran K. Velicheti, Robert James Johnston, Chandra Konduru, Todd M. Witter
  • Patent number: D1047998
    Type: Grant
    Filed: July 12, 2022
    Date of Patent: October 22, 2024
    Assignee: Intel Corporation
    Inventors: Mikko Makinen, Gustavo Fricke