Patents Examined by Ryan Jager
  • Patent number: 11627024
    Abstract: Methods and apparatus for implementing passive wideband phase shifters are described. The phase shifters exhibit good linearity over a wide range of frequencies. Furthermore at least some features are directed to allowing the phase shifters to be implemented in some embodiments in a relatively compact manner making such embodiments well suited for supporting arrays and/or other implementations where a large number of phase shifters are to be implemented in a relatively small chip area.
    Type: Grant
    Filed: October 25, 2021
    Date of Patent: April 11, 2023
    Assignee: Mixcomm, Inc.
    Inventors: Kang Ning, Harish Krishnaswamy, Arun Natarajan
  • Patent number: 11621465
    Abstract: Systems and methods for delaying an input signal are described. A device can receive an input signal. The device can activate a state of at least one circuit element among a plurality of circuit elements. The plurality of circuit elements can be connected to a plurality of segments of a transmission line. The device can output the input signal to the transmission line. The device can receive a reflection of the input signal. A delay between the reflection and input signal can be based on the activated state of the at least one circuit element among the plurality of circuit elements. The device can output the reflection of the input signal as an output signal.
    Type: Grant
    Filed: June 9, 2020
    Date of Patent: April 4, 2023
    Assignee: International Business Machines Corporation
    Inventors: Wooram Lee, Alberto Valdes Garcia
  • Patent number: 11616492
    Abstract: A digitally controlled analog filter device. The digitally controlled analog filter device includes one or more digitally controlled analog signal amplifiers. The digitally controlled analog signal amplifiers are configured to have a gain of the digitally controlled analog signal amplifiers controlled by digital signals. The digitally controlled analog filter device further includes one or more analog time delay circuits coupled to signal input nodes of the digitally controlled analog signal amplifiers. The analog time delay circuits are configured to implement an analog signal delay. The digitally controlled analog filter device further includes a digital closed loop control circuit coupled to the digitally controlled analog signal amplifiers to digitally control the gain of the digitally controlled analog signal amplifiers.
    Type: Grant
    Filed: November 30, 2021
    Date of Patent: March 28, 2023
    Assignee: L3HARRIS TECHNOLOGIES, INC.
    Inventors: Janez Jeraj, Patrick M. Ryan, Osama S. Haddadin
  • Patent number: 11616505
    Abstract: A temperature-compensated low-pass filter includes a differential amplifier that controls a first transistor to pass a subthreshold current through the transistor to charge a capacitor with low-pass-filtered output voltage. A second transistor has a first terminal coupled to an input terminal of the low-pass filter and has a second terminal coupled to a current source conducting a bias current. The differential amplifier also controls the second transistor to conduct the bias current responsive to a difference between a complementary-to-absolute-temperature reference voltage and a voltage of the second terminal of the second transistor.
    Type: Grant
    Filed: February 17, 2022
    Date of Patent: March 28, 2023
    Assignee: QUALCOMM INCORPORATED
    Inventors: Sungmin Ock, Chenling Huang
  • Patent number: 11616503
    Abstract: There is provided an optical encoder including a phase shifter circuit, two multiplexers, two digital circuits and four comparators. The phase shifter circuit receives signals from an amplifier and outputs multiple phase shifted signals. Each of the two multiplexers receives a half of the multiple phase shifted signals and outputs two pairs of phase shifted signals, each pair having 180 degrees phase difference, respectively to two comparators connected thereto. Each of the two digital circuits controls the corresponding multiplexer to select the two pairs of phase shifted signals from the half of the multiple phase shifted signals.
    Type: Grant
    Filed: May 12, 2022
    Date of Patent: March 28, 2023
    Assignee: PIXART IMAGING INC.
    Inventors: Swee-Lin Thor, Gim-Eng Chew
  • Patent number: 11606086
    Abstract: A desaturation protection circuit is provided. Aspects includes a main gate driver circuit driving a gate for a switch, a desaturation gate driver circuit coupled to a drain terminal of the switch, a PWM signal supply circuit configured to supply a PWM signal to the desaturation gate driver circuit, and a delay circuit, the delay circuit configured to delay the PWM signal from the PWM signal supply circuit to the desaturation gate driver circuit during a turn-on event for the switch.
    Type: Grant
    Filed: May 3, 2021
    Date of Patent: March 14, 2023
    Assignee: HAMILTON SUNDSTRAND CORPORATION
    Inventors: Bo Liu, Yongduk Lee, Xin Wu
  • Patent number: 11606085
    Abstract: Systems, computer-implemented methods, and computer program products to facilitate approximating a range of sideband frequencies efficiently are provided. According to an embodiment, a system can comprise a processor that executes computer executable components stored in memory. The computer executable components comprise a wave division component that generates a plurality of waveform snippets using a definition of an intended waveform, wherein the plurality of waveform snippets can be phase shifted. The computer executable components further comprise rotation component that assigns a phase rotation to be applied to at least one waveform snippet of the plurality of waveform snippets, wherein the phase rotation is out of phase with a previous waveform snippet of the plurality of waveform snippets.
    Type: Grant
    Filed: December 16, 2021
    Date of Patent: March 14, 2023
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Jonathan Allen Wildstrom, Oliver Dial
  • Patent number: 11588474
    Abstract: A clock driver circuit for low powered clock driving may include: a multiple phase divider; a buffer supplying at least one of multiple phases to the multiple phase divider at a center frequency that is an integer multiple of an input frequency; and wherein the multiple phase divider and the buffer share a same current from a supply rail.
    Type: Grant
    Filed: June 15, 2021
    Date of Patent: February 21, 2023
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Daniel Ramirez, Sudipto Chakraborty
  • Patent number: 11586238
    Abstract: A clock generator includes an input coupled to receive an input clock signal from a first clock source, and a noise rejection circuit configured to provide an output clock signal based on the input clock signal. The noise rejection circuit includes an event generator having a digital counter circuit. The event generator is configured to generate a first event signal based on a count value of the digital counter circuit, in which the noise rejection circuit is configured to produce an edge on the output clock signal in response to both the event signal and a state of the input clock signal.
    Type: Grant
    Filed: December 15, 2021
    Date of Patent: February 21, 2023
    Assignee: NXP B.V.
    Inventors: Robert Matthew Mertens, Ateet Omer, Sanjay Kumar Wadhwa, Charles Eric Seaberg
  • Patent number: 11588335
    Abstract: Power systems and methods of using the same to deliver power. A power system referenced herein can include a housing capable of attaching to a workstation, one or more cradles or mounting fixtures to receive at least one energy storage device, electronic circuitry to communicate status of the at least one energy storage device, state of charge of the at least one energy storage device, and/or overall health of the at least one energy storage device, and one or more electrical connectors to allow the at least one energy storage device to charge and/or discharge and communicate with the electronic circuitry, with said housing having an internal power supply and charge circuitry, said power supply capable of receiving input power from an external AC or DC power source; wherein the power system is configured to deliver power to the workstation.
    Type: Grant
    Filed: November 26, 2021
    Date of Patent: February 21, 2023
    Assignee: Green Cubes Technology, LLC
    Inventors: Mohammed Alobaidi, Anthony Cooper, Patrick Ney, Joseph Richards
  • Patent number: 11579651
    Abstract: Systems and apparatuses include a circuit structured to communicate with a real-time-clock battery and to selectively communicate with a vehicle battery, inhibit communication between the real-time-clock battery and a controller when a first voltage is received from the vehicle battery, and provide a communication from the real-time-clock battery to the controller when the first voltage is not received.
    Type: Grant
    Filed: November 15, 2021
    Date of Patent: February 14, 2023
    Assignee: Cummins Inc.
    Inventors: Abhik Giri, Mark Swain, Ashish Raj Jain, Ming Feng, Astha Ganjoo, Shreya Ghatge
  • Patent number: 11575365
    Abstract: An input/output (I/O) circuit may be provided. The I/O circuit may include an input control circuit and an output control circuit. The input control circuit may be configured to apply a stress to a transmission path based on an input signal while in a test mode and buffer the input signal using a drivability changed by the stress applied to the transmission path to generate first and second transmission signals while in a normal mode after the test mode. The output control circuit may be configured to drive and output an output signal according to the first and second transmission signals based on a test mode signal.
    Type: Grant
    Filed: June 16, 2020
    Date of Patent: February 7, 2023
    Assignee: SK hynix Inc.
    Inventor: Ho Don Jung
  • Patent number: 11569804
    Abstract: An apparatus includes control logic coupled to a phase detector circuit and an adjustable delay circuit. The control logic is configured to obtain a state of a first phase of an output signal of a phase interpolator relative to a second phase of a reference signal, and adjust a delay of the reference signal until the second phase matches the first phase. The control logic is further configured to measure a total delay of the reference signal when the second phase matches the first phase, and determine integral non-linearity of the phase interpolator at the first code based on the total delay. The control logic may further calibrate a first code of a phase interpolator based, at least in part, on the integral non-linearity.
    Type: Grant
    Filed: April 22, 2022
    Date of Patent: January 31, 2023
    Assignee: Avago Technologies International Sales Pte. Limited
    Inventors: Seong-Ho Lee, SangHye Chung, Hyung-Joon Jeon, Vadim Milirud, Wei Zhang, Angus Tang
  • Patent number: 11569802
    Abstract: A temperature delay device includes a first thermal sensor, a second thermal sensor, an inverter, and a latch circuit. The first thermal sensor is configured to measure a first temperature of a chip to output a first input signal. The second thermal sensor is configured to measure a second temperature of the chip to output a second input signal. The inverter is coupled to the first thermal sensor, and is configured to reverse the first input signal so as to output a third input signal. The latch circuit is coupled to the inverter and the second thermal sensor, and is configured to output an output signal according to the second input signal and the third input signal. The first temperature is different from the second temperature.
    Type: Grant
    Filed: September 23, 2021
    Date of Patent: January 31, 2023
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventor: Wu-Der Yang
  • Patent number: 11569803
    Abstract: A stagger signal generation circuit is provided. The stagger signal generation circuit includes: a stagger pulse generation circuit, configured to generate a first pulse signal according to a first control signal and generate a second pulse signal according to a second control signal, the first control signal and the second control signal being inverted signals, and the first pulse signal and the second pulse signal being stagger pulse signals; and a delay signal output circuit including G signal output circuits, G being an integer greater than or equal to 2. Each non-first-stage signal output circuits receives a delay output signal outputted by a respective previous-stage signal output circuit as an input signal of a current-stage signal output circuit, and a first-stage signal output circuit receives an initial input signal as an input signal of the first-stage signal output circuit.
    Type: Grant
    Filed: February 8, 2022
    Date of Patent: January 31, 2023
    Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventor: Jia Wang
  • Patent number: 11561572
    Abstract: Methods and system for clock alignment are described. In an example, a timing device can distribute a clock signal to a line card via a trace of a backplane. The timing device can further send a pulse to the line card at a first time via the trace. The timing device can further receive a return pulse from the line card at a second time via the trace. The timing device can determine a time difference between the first time and the second time. The time difference can indicate a propagation delay associated with the line card and the trace. The timing device can send the time difference to the line card. The line card can adjust a phase delay offset of the line card using the time difference.
    Type: Grant
    Filed: December 29, 2020
    Date of Patent: January 24, 2023
    Assignee: Renesas Electronics America, Inc.
    Inventors: Leon Goldin, Greg Armstrong
  • Patent number: 11563427
    Abstract: Methods, systems, and devices for delay adjustment circuits are described. Amplifiers (e.g., differential amplifiers) may act like variable capacitors (e.g., due to the Miller-effect) to control delays of signals between buffer (e.g., re-driver) stages. The gains of the amplifiers may be adjusted by adjusting the currents through the amplifiers, which may change the apparent capacitances seen by the signal line (due to the Miller-effect). The capacitance of each amplifier may be the intrinsic capacitance of input transistors that make up the amplifier, or may be a discrete capacitor. In some examples, two differential stages may be inserted on a four-phase clocking system (e.g., one on 0 and 180 phases, the other on 90 and 270 phases), and may be controlled differentially to control phase-to-phase delay.
    Type: Grant
    Filed: June 18, 2021
    Date of Patent: January 24, 2023
    Assignee: Micron Technology, Inc.
    Inventors: Maksim Kuzmenka, Elena Cabrera Bernal
  • Patent number: 11552630
    Abstract: Common-mode transient immunity circuit and modulation-demodulation circuit, common-mode transient immunity circuit is applied to connecting with modulation circuit or demodulation circuit, comprising first isolation circuit, common-mode bias circuit, reference circuit and comparison circuit. Common-mode bias circuit provides common-mode bias voltage for first isolation circuit; first isolation circuit transmits common-mode bias voltage to comparison circuit; reference circuit provides reference voltage for comparison circuit; comparison circuit compares common-mode bias voltage with reference voltage, when common-mode bias voltage is larger than reference voltage, comparison circuit outputs enable signal to modulation circuit or demodulation circuit, and modulation circuit is driven to stop outputting modulation signal or demodulation circuit is driven to stop receiving modulation signal.
    Type: Grant
    Filed: April 14, 2022
    Date of Patent: January 10, 2023
    Assignee: TREX TECHNOLOGIES
    Inventors: Xin Dong, Min Jennifer Fang, Jun Pan
  • Patent number: 11550355
    Abstract: A phase correction circuit includes: a test clock generation unit including a plurality of signal paths and configurable to generate a plurality of test clock signals in response to a plurality of selection signals and a plurality of phase control signals; a detection unit configured to generate a plurality of detection voltages using the plurality of test clock signals; and a control unit configured to generate the plurality of selection signals, detect phase skews of the plurality of signal paths according to the plurality of detection voltages, and generate the plurality of phase control signals for correcting the phase skews.
    Type: Grant
    Filed: August 27, 2021
    Date of Patent: January 10, 2023
    Assignee: SK hynix Inc.
    Inventor: Gi Moon Hong
  • Patent number: 11550350
    Abstract: A potential generating circuit includes a first transistor and a second transistor. Potential at a substrate of the first transistor varies with a first parameter. The first parameter is any one of a supply voltage, an operating temperature, as well as a manufacturing process of the potential generating circuit. Potential at a substrate of the second transistor varies with the first parameter. A gate of the first transistor is connected to a drain of the first transistor. The substrate of the first transistor serves as a first output of the potential generating circuit. A gate of the second transistor is connected to a drain of the second transistor. The substrate of the second transistor serves as a second output of the potential generating circuit.
    Type: Grant
    Filed: August 17, 2021
    Date of Patent: January 10, 2023
    Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC.
    Inventors: Lei Zhu, Zhiyong Chen, Jinlai Luo