Patents by Inventor Aaron M. Schoenfeld

Aaron M. Schoenfeld has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7155630
    Abstract: A system unit including a processor unit and an input storage unit. The processor unit generates an input signal and a clock signal. The input storage unit receives the input signal and the clock signal. The input storage unit processes the clock signal to generate an input buffer enable signal. The input buffer enable signal changes from an inactive state to an active state a short time interval before at least one of the transitions of the clock signal. A method includes receiving a clock signal having a plurality of transitions at an input buffer unit, enabling the input buffer unit before each of the plurality of transitions, and disabling the input buffer unit after each of the plurality of transitions.
    Type: Grant
    Filed: June 25, 2002
    Date of Patent: December 26, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Debra M. Bell, Aaron M. Schoenfeld
  • Patent number: 7145323
    Abstract: Apparatus and methods are provided for measuring the potential for mutual coupling in an integrated circuit package of any type or configuration using a network analyzer in conjunction with a coaxial test probe. Simple, low-cost test fixturing and methods of testing may be used to measure the parasitic capacitance and inductance of one or more I/O leads of an integrated circuit package, the measured parasitic capacitances and inductances providing an indication of the susceptibility of the integrated circuit package to mutual coupling between electrical leads of the package or between an electrical lead and other components of the integrated circuit package.
    Type: Grant
    Filed: August 23, 2004
    Date of Patent: December 5, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Mark T. Van Horn, Richard N. Hedden, David R. Cuthbert, Aaron M. Schoenfeld
  • Patent number: 7106646
    Abstract: A method and apparatus is provided for idling a clock synchronizing circuit during at least a portion of time during execution of a refresh operation in a memory device. In a memory device receiving an external clock signal, a method and apparatus for executing a refresh operation is provided that includes initiating at least one refresh operation in the memory device, and ceasing generation of an internal clock signal timed with respect to the external clock signal for at least a portion of the time in which at least one refresh operation takes to complete.
    Type: Grant
    Filed: July 18, 2005
    Date of Patent: September 12, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Aaron M. Schoenfeld, Ross E. Dermott
  • Patent number: 7007375
    Abstract: A semiconductor component includes adjustment circuitry configured to adjust selected physical and electrical characteristics of the component or elements thereof, and an input/output configuration of the component. The component includes a semiconductor die, a substrate attached to the die, and terminal contacts on the substrate. The adjustment circuitry includes conductors and programmable links, such as fuses or anti-fuses, in electrical communication with the die and the terminal contacts. The adjustment circuit can also include capacitors and inductance conductors. The programmable links can be placed in a selected state (e.g., short or open) using a laser or programming signals. A method for fabricating the component includes the steps of forming the adjustment circuitry, and then placing the programmable links in the selected state to achieve the selected adjustment.
    Type: Grant
    Filed: March 31, 2003
    Date of Patent: March 7, 2006
    Assignee: Micron Technology, Inc.
    Inventors: Aaron M. Schoenfeld, David J. Corisis, Tyler J. Gomm
  • Patent number: 6975149
    Abstract: A delay-locked loop adjusts a delay of a clock signal that is generated in response to an external clock signal. The clock signal is applied to an output buffer to clock the buffer so that data or clock signals from the buffer are synchronized with the external clock signal. The output buffer operates in a full-drive and reduced-drive mode in response to an output drive strength bit having first and second logic states, respectively. The delay-locked loop adjusts the delay of the clock signal in response to the state of the output drive strength bit to keep the data or clock signals from the buffer synchronized during both modes of operation.
    Type: Grant
    Filed: September 16, 2004
    Date of Patent: December 13, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Vladimir Mikhalev, Aaron M. Schoenfeld, Daniel B. Penney, William C. Waldrop
  • Patent number: 6975556
    Abstract: A method and apparatus is provided for idling a clock synchronizing circuit during at least a portion of time during execution of a refresh operation in a memory device. In a memory device receiving an external clock signal, a method and apparatus for executing a refresh operation is provided that includes initiating at least one refresh operation in the memory device, and ceasing generation of an internal clock signal timed with respect to the external clock signal for at least a portion of the time in which at least one refresh operation takes to complete.
    Type: Grant
    Filed: October 9, 2003
    Date of Patent: December 13, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Aaron M. Schoenfeld, Ross E. Dermott
  • Patent number: 6968026
    Abstract: A method and apparatus for substantially reducing or eliminating the timing skew caused by delay elements in a delay locked loop. A method and apparatus is disclosed wherein a rising edge of a local timing signal is established and phase-locked to a rising edge of a system clock signal by delaying the system clock signal. A falling edge of the local timing signal is established and phase-locked to a falling edge of the system clock signal by further delaying only a portion of a signal representative of the delayed clock signal. By separately delaying different portions of the system clock signal and using the separately delayed portions to establish a local timing signal, a local timing signal may be established which is compensated for the varied effects of delay elements in a delay locked loop.
    Type: Grant
    Filed: June 1, 2000
    Date of Patent: November 22, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Wen Li, Aaron M. Schoenfeld
  • Patent number: 6914275
    Abstract: A semiconductor component includes adjustment circuitry configured to adjust selected physical and electrical characteristics of the component or elements thereof, and an input/output configuration of the component. The component includes a semiconductor die, a substrate attached to the die, and terminal contacts on the substrate. The adjustment circuitry includes conductors and programmable links, such as fuses or anti-fuses, in electrical communication with the die and the terminal contacts. The adjustment circuit can also include capacitors and inductance conductors. The programmable links can be placed in a selected state (e.g., short or open) using a laser or programming signals. A method for fabricating the component includes the steps of forming the adjustment circuitry, and then placing the programmable links in the selected state to achieve the selected adjustment.
    Type: Grant
    Filed: December 22, 2003
    Date of Patent: July 5, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Aaron M. Schoenfeld, David J. Corisis, Tyler J. Gomm
  • Patent number: 6903994
    Abstract: A memory device responsive to standby mode commands for reducing internal operational power on a memory device is disclosed. The memory device includes a circuit for reducing power during a standby mode with the circuit including a reference with at least first and second reference signals. The circuit also includes a switching device for switching between the first and second reference signals in response to the standby mode command and further controls an internal operational power regulator to adjust between normal and low-power outputs for further reducing the power to portions of the memory device.
    Type: Grant
    Filed: November 14, 2003
    Date of Patent: June 7, 2005
    Assignee: Micron Technology, Inc.
    Inventor: Aaron M. Schoenfeld
  • Patent number: 6889336
    Abstract: A method and apparatus for improving output skew across the data bus of a synchronous integrated circuit device. The device includes a clock input buffer that receives a system clock signal and generates a buffered clock signal, a delay line that receives the buffered clock signal and generates a delayed clock signal, and an output circuit including output signal paths for outputting the output signals synchronously with the system clock signal by using the delayed clock signal. At least one of the output signal paths includes a delay circuit and an output buffer. Each delay circuit provides a programmable delay to the delayed clock signal to generate a unique delayed clock signal used to clock an output signal into the respective output buffer. By programming the delays based upon output skew, the output skew can be improved.
    Type: Grant
    Filed: January 5, 2001
    Date of Patent: May 3, 2005
    Assignee: Micron Technology, Inc.
    Inventors: Aaron M. Schoenfeld, Vladimir Mikhalev
  • Publication number: 20040231887
    Abstract: Apparatus and methods are provided for measuring the potential for mutual coupling in an integrated circuit package of any type or configuration using a network analyzer in conjunction with a coaxial test probe. Simple, low-cost test fixturing and methods of testing may be used to measure the parasitic capacitance and inductance of one or more I/O leads of an integrated circuit package, the measured parasitic capacitances and inductances providing an indication of the susceptibility of the integrated circuit package to mutual coupling between electrical leads of the package or between an electrical lead and other components of the integrated circuit package.
    Type: Application
    Filed: June 22, 2004
    Publication date: November 25, 2004
    Inventors: Mark T. Van Horn, Richard N. Hedden, David R. Cuthbert, Aaron M. Schoenfeld
  • Patent number: 6822438
    Abstract: Apparatus and methods are provided for measuring the potential for mutual coupling in an integrated circuit package of any type or configuration using a network analyzer in conjunction with a coaxial test probe. Simple, low-cost test fixturing and methods of testing may be used to measure the parasitic capacitance and inductance of one or more I/O leads of an integrated circuit package, the measured parasitic capacitances and inductances providing an indication of the susceptibility of the integrated circuit package to mutual coupling between electrical leads of the package or between an electrical lead and other components of the integrated circuit package.
    Type: Grant
    Filed: February 13, 2003
    Date of Patent: November 23, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Mark T. Van Horn, Richard N. Hedden, David R. Cuthbert, Aaron M. Schoenfeld
  • Patent number: 6819151
    Abstract: A delay-locked loop adjusts a delay of a clock signal that is generated in response to an external clock signal. The clock signal is applied to an output buffer to clock the buffer so that data or clock signals from the buffer are synchronized with the external clock signal. The output buffer operates in a full-drive and reduced-drive mode in response to an output drive strength bit having first and second logic states, respectively. The delay-locked loop adjusts the delay of the clock signal in response to the state of the output drive strength bit to keep the data or clock signals from the buffer synchronized during both modes of operation.
    Type: Grant
    Filed: August 29, 2003
    Date of Patent: November 16, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Vladimir Mikhalev, Aaron M. Schoenfeld, Daniel B. Penney, William C. Waldrop
  • Patent number: 6781861
    Abstract: A method and apparatus to characterize a synchronous device after it is packaged. For synchronous devices, such as SDRAMs implementing a Delay Locked Loop (DLL) to synchronize one signal, such as an external clock signal with a second signal, such as a data signal, a counter is coupled to the phase detector of the DLL to track the entry point of the delay line. The entry point information can be taken over a variety of voltages, temperatures, and frequencies to characterize the DLL. The counter may be located on the synchronous device or external to the device.
    Type: Grant
    Filed: April 28, 2003
    Date of Patent: August 24, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Tyler J. Gomm, Aaron M. Schoenfeld, Travis E. Dirkes, Ross E. Dermott
  • Publication number: 20040135253
    Abstract: A semiconductor component includes adjustment circuitry configured to adjust selected physical and electrical characteristics of the component or elements thereof, and an input/output configuration of the component. The component includes a semiconductor die, a substrate attached to the die, and terminal contacts on the substrate. The adjustment circuitry includes conductors and programmable links, such as fuses or anti-fuses, in electrical communication with the die and the terminal contacts. The adjustment circuit can also include capacitors and inductance conductors. The programmable links can be placed in a selected state (e.g., short or open) using a laser or programming signals. A method for fabricating the component includes the steps of forming the adjustment circuitry, and then placing the programmable links in the selected state to achieve the selected adjustment.
    Type: Application
    Filed: December 22, 2003
    Publication date: July 15, 2004
    Inventors: Aaron M. Schoenfeld, David J. Corisis, Tyler J. Gomm
  • Patent number: 6753482
    Abstract: A semiconductor component includes adjustment circuitry configured to adjust selected physical and electrical characteristics of the component or elements thereof, and an input/output configuration of the component. The component includes a semiconductor die, a substrate attached to the die, and terminal contacts on the substrate. The adjustment circuitry includes conductors and programmable links, such as fuses or anti-fuses, in electrical communication with the die and the terminal contacts. The adjustment circuit can also include capacitors and inductance conductors. The programmable links can be placed in a selected state (e.g., short or open) using a laser or programming signals. A method for fabricating the component includes the steps of forming the adjustment circuitry, and then placing the programmable links in the selected state to achieve the selected adjustment.
    Type: Grant
    Filed: May 6, 2002
    Date of Patent: June 22, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Aaron M. Schoenfeld, David J. Corisis, Tyler J. Gomm
  • Publication number: 20040036515
    Abstract: A delay-locked loop adjusts a delay of a clock signal that is generated in response to an external clock signal. The clock signal is applied to an output buffer to clock the buffer so that data or clock signals from the buffer are synchronized with the external clock signal. The output buffer operates in a full-drive and reduced-drive mode in response to an output drive strength bit having first and second logic states, respectively. The delay-locked loop adjusts the delay of the clock signal in response to the state of the output drive strength bit to keep the data or clock signals from the buffer synchronized during both modes of operation.
    Type: Application
    Filed: August 29, 2003
    Publication date: February 26, 2004
    Inventors: Vladimir Mikhalev, Aaron M. Schoenfeld, Daniel B. Penney, William C. Waldrop
  • Patent number: 6693472
    Abstract: A delay-locked loop adjusts a delay of a clock signal that is generated in response to an external clock signal. The clock signal is applied to an output buffer to clock the buffer so that data or clock signals from the buffer are synchronized with the external clock signal. The output buffer operates in a full-drive and reduced-drive mode in response to an output drive strength bit having first and second logic states, respectively. The delay-locked loop adjusts the delay of the clock signal in response to the state of the output drive strength bit to keep the data or clock signals from the buffer synchronized during both modes of operation.
    Type: Grant
    Filed: September 12, 2002
    Date of Patent: February 17, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Vladimir Mikhalev, Aaron M. Schoenfeld, Daniel B. Penney, William C. Waldrop
  • Publication number: 20030237010
    Abstract: A system unit including a processor unit and an input storage unit. The processor unit generates an input signal and a clock signal. The input storage unit receives the input signal and the clock signal. The input storage unit processes the clock signal to generate an input buffer enable signal. The input buffer enable signal changes from an inactive state to an active state a short time interval before at least one of the transitions of the clock signal. A method includes receiving a clock signal having a plurality of transitions at an input buffer unit, enabling the input buffer unit before each of the plurality of transitions, and disabling the input buffer unit after each of the plurality of transitions.
    Type: Application
    Filed: June 25, 2002
    Publication date: December 25, 2003
    Applicant: Micron Technology, Inc.
    Inventors: Debra M. Bell, Aaron M. Schoenfeld
  • Patent number: 6661717
    Abstract: An apparatus and method for dynamically centering a setup-time and hold-time window. An access window defined by a setup-time and a hold-time is determined. A determination is made whether the access window is centered about a centerline. The centerline is a point between a predetermined setup-time limit and a predetermined hold-time limit. A dynamic access window centering process is performed in response to the determination that the access window is not centered about the centerline. The dynamic access window centering process includes: determining that the access window has shifted from the centerline; and providing at least one of a dynamic delay and a dynamic speed-up of the access window based upon the determination that the access window has shifted from the centerline.
    Type: Grant
    Filed: May 30, 2002
    Date of Patent: December 9, 2003
    Assignee: Micron Technology, Inc.
    Inventors: Tyler J. Gomm, Aaron M. Schoenfeld