Patents by Inventor Adam William Saxler

Adam William Saxler has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11538988
    Abstract: A memory cell design is disclosed. The memory cell structure includes phase change and selector layers stacked between top and bottom electrodes. An ohmic contact may be included between the phase change and selector layers. A multi-layer liner structure is provided on sidewalls of the phase change layer. In some such cases, the liner structure is above and not on sidewalls of the selector layer. The liner structure includes a first dielectric layer, and a second dielectric layer on the first dielectric layer. The liner structure includes a third dielectric layer on the second dielectric layer and that is sacrificial in nature, and may not be present in the final structure. The second dielectric layer comprises a high-k dielectric material or a metal silicate material. The second dielectric layer protects the phase change layer from lateral erosion and physical vertical etch and provides etch selectivity during the fabrication process.
    Type: Grant
    Filed: March 7, 2019
    Date of Patent: December 27, 2022
    Assignee: Intel Corporation
    Inventors: Santanu Sarkar, Andrea Gotti, Adam William Saxler
  • Publication number: 20200287129
    Abstract: A memory cell design is disclosed. The memory cell structure includes phase change and selector layers stacked between top and bottom electrodes. An ohmic contact may be included between the phase change and selector layers. A multi-layer liner structure is provided on sidewalls of the phase change layer. In some such cases, the liner structure is above and not on sidewalls of the selector layer. The liner structure includes a first dielectric layer, and a second dielectric layer on the first dielectric layer. The liner structure includes a third dielectric layer on the second dielectric layer and that is sacrificial in nature, and may not be present in the final structure. The second dielectric layer comprises a high-k dielectric material or a metal silicate material. The second dielectric layer protects the phase change layer from lateral erosion and physical vertical etch and provides etch selectivity during the fabrication process.
    Type: Application
    Filed: March 7, 2019
    Publication date: September 10, 2020
    Applicant: INTEL CORPORATION
    Inventors: Santanu Sarkar, Andrea Gotti, Adam William Saxler
  • Patent number: 9331192
    Abstract: Group III nitride semiconductor device structures are provided that include a silicon carbide (SiC) substrate and a Group III nitride epitaxial layer above the SiC substrate. The Group III nitride epitaxial layer has a dislocation density of less than about 4×108 cm?2 and/or an isolation voltage of at least about 50V.
    Type: Grant
    Filed: June 29, 2005
    Date of Patent: May 3, 2016
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Patent number: 9224596
    Abstract: Semiconductor device structures and methods of fabricating semiconductor devices structures are provided that include a semi-insulating or insulating GaN epitaxial layer on a conductive semiconductor substrate and/or a conductive layer. The semi-insulating or insulating GaN epitaxial layer has a thickness of at least about 4 ?m. GaN semiconductor device structures and methods of fabricating GaN semiconductor device structures are also provided that include an electrically conductive SiC substrate and an insulating or semi-insulating GaN epitaxial layer on the conductive SiC substrate. The GaN epitaxial layer has a thickness of at least about 4 ?m.
    Type: Grant
    Filed: August 26, 2013
    Date of Patent: December 29, 2015
    Assignee: Cree, Inc.
    Inventors: Adam William Saxler, Yifeng Wu, Primit Parikh, Umesh Mishra, Richard Peter Smith, Scott T. Sheppard
  • Patent number: 9166033
    Abstract: High electron mobility transistors are provided that include a non-uniform aluminum concentration AlGaN based cap layer having a high aluminum concentration adjacent a surface of the cap layer that is remote from the barrier layer on which the cap layer is provided. High electron mobility transistors are provided that include a cap layer having a doped region adjacent a surface of the cap layer that is remote from the barrier layer on which the cap layer is provided. Graphitic BN passivation structures for wide bandgap semiconductor devices are provided. SiC passivation structures for Group III-nitride semiconductor devices are provided. Oxygen anneals of passivation structures are also provided. Ohmic contacts without a recess are also provided.
    Type: Grant
    Filed: October 17, 2008
    Date of Patent: October 20, 2015
    Assignee: Cree, Inc.
    Inventors: Adam William Saxler, Scott Sheppard, Richard Peter Smith
  • Patent number: 9142617
    Abstract: A high power, wide-bandgap device is disclosed that exhibits reduced junction temperature and higher power density during operation and improved reliability at a rated power density. The device includes a diamond substrate for providing a heat sink with a thermal conductivity greater than silicon carbide, a single crystal silicon carbide layer on the diamond substrate for providing a supporting crystal lattice match for wide-bandgap material structures that is better than the crystal lattice match of diamond, and a Group III nitride heterostructure on the single crystal silicon carbide layer for providing device characteristics.
    Type: Grant
    Filed: July 23, 2013
    Date of Patent: September 22, 2015
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Patent number: 9054017
    Abstract: A semiconductor structure includes a substrate, a nucleation layer on the substrate, a compositionally graded layer on the nucleation layer, and a layer of a nitride semiconductor material on the compositionally graded layer. The layer of nitride semiconductor material includes a plurality of substantially relaxed nitride interlayers spaced apart within the layer of nitride semiconductor material. The substantially relaxed nitride interlayers include aluminum and gallium and are conductively doped with an n-type dopant, and the layer of nitride semiconductor material including the plurality of nitride interlayers has a total thickness of at least about 2.0 ?m.
    Type: Grant
    Filed: January 28, 2013
    Date of Patent: June 9, 2015
    Assignee: Cree, Inc.
    Inventors: Adam William Saxler, Albert Augustus Burk, Jr.
  • Patent number: 9040398
    Abstract: Methods of forming semiconductor devices are provided by forming a semiconductor layer on a semiconductor substrate. A mask is formed on the semiconductor layer. Ions having a first conductivity type are implanted into the semiconductor layer according to the mask to form implanted regions on the semiconductor layer. Metal layers are formed on the implanted regions according to the mask. The implanted regions and the metal layers are annealed in a single step to respectively activate the implanted ions in the implanted regions and provide ohmic contacts on the implanted regions. Related devices are also provided.
    Type: Grant
    Filed: May 16, 2006
    Date of Patent: May 26, 2015
    Assignee: Cree, Inc.
    Inventors: Adam William Saxler, Scott Sheppard
  • Patent number: 9035354
    Abstract: A heterojunction transistor may include a channel layer comprising a Group III nitride, a barrier layer comprising a Group III nitride on the channel layer, and an energy barrier comprising a layer of a Group III nitride including indium on the channel layer such that the channel layer is between the barrier layer and the energy barrier. The barrier layer may have a bandgap greater than a bandgap of the channel layer, and a concentration of indium (In) in the energy barrier may be greater than a concentration of indium (In) in the channel layer. Related methods are also discussed.
    Type: Grant
    Filed: September 25, 2009
    Date of Patent: May 19, 2015
    Assignee: Cree, Inc.
    Inventors: Adam William Saxler, Yifeng Wu, Primit Parikh
  • Patent number: 8946777
    Abstract: High electron mobility transistors and/or methods of fabricating high electron mobility transistors that include a first Group III-nitride layer having vertically grown regions, laterally grown regions and a coalescence region are provided. A Group III-nitride channel layer is provided on the first Group III-nitride layer and a Group III-nitride barrier layer is provided on the Group III-nitride channel layer. A drain contact, a source contact and a gate contact are provided on the barrier layer. The gate contact is disposed on a portion of the barrier layer on a laterally grown region of the first Group III-nitride layer and at least a portion of one of the source contact and/or the drain contact is disposed on a portion of the barrier layer on a vertically grown region of the first Group III-nitride layer.
    Type: Grant
    Filed: September 22, 2009
    Date of Patent: February 3, 2015
    Assignee: Cree, Inc.
    Inventors: Adam William Saxler, Scott Sheppard, Richard Peter Smith
  • Patent number: 8803198
    Abstract: Group III Nitride based field effect transistor (FETs) are provided having a power degradation of less than about 3.0 dB when operated at a drain-to-source voltage (VDS) of about from about 28 to about 70 volts, a gate to source voltage (Vgs) of from about ?3.3 to about ?14 volts and a normal operating temperature for at least about 10 hours.
    Type: Grant
    Filed: May 30, 2012
    Date of Patent: August 12, 2014
    Assignee: Cree, Inc.
    Inventors: Richard Peter Smith, Scott T. Sheppard, Adam William Saxler, Yifeng Wu
  • Patent number: 8628622
    Abstract: A gas driven apparatus and method that can be useful for growing crystalline materials are provided. The gas driven rotation apparatus can include one or more rotatable substrate support members, each of which can be configured to support at least one substrate having a growth surface oriented in a downwardly facing position. The gas driven rotation apparatus can further include one or more drive gas channels adapted to direct the flow of a drive gas to rotate the substrate support member. One or more substrates can be positioned in the apparatus so that the growth surface of each substrate is downwardly oriented. A drive gas can flow through the drive gas channel to rotate the substrate. During rotation, reactant gases can be introduced to contact the downwardly facing growth surface, and epitaxial layers of a crystalline material can thereby be grown in a downward direction.
    Type: Grant
    Filed: September 12, 2005
    Date of Patent: January 14, 2014
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Publication number: 20130344687
    Abstract: Semiconductor device structures and methods of fabricating semiconductor devices structures are provided that include a semi-insulating or insulating GaN epitaxial layer on a conductive semiconductor substrate and/or a conductive layer. The semi-insulating or insulating GaN epitaxial layer has a thickness of at least about 4 ?m. GaN semiconductor device structures and methods of fabricating GaN semiconductor device structures are also provided that include an electrically conductive SiC substrate and an insulating or semi-insulating GaN epitaxial layer on the conductive SiC substrate. The GaN epitaxial layer has a thickness of at least about 4 ?m.
    Type: Application
    Filed: August 26, 2013
    Publication date: December 26, 2013
    Applicant: Cree, Inc.
    Inventors: Adam William Saxler, Yifeng Wu, Primit Parikh, Umesh Mishra, Richard Peter Smith, Scott T. Sheppard
  • Patent number: 8604461
    Abstract: A semiconductor device may include a doped semiconductor region having a modulated dopant concentration. The doped semiconductor region may be a silicon doped Group III nitride semiconductor region with a dopant concentration of silicon being modulated in the Group III nitride semiconductor region. In addition, a semiconductor active region may be configured to generate light responsive to an electrical signal therethrough. Related methods, devices, and structures are also discussed.
    Type: Grant
    Filed: December 16, 2009
    Date of Patent: December 10, 2013
    Assignee: Cree, Inc.
    Inventors: Daniel Carleton Driscoll, Ashonita Chavan, Adam William Saxler
  • Publication number: 20130306990
    Abstract: A high power, wide-bandgap device is disclosed that exhibits reduced junction temperature and higher power density during operation and improved reliability at a rated power density. The device includes a diamond substrate for providing a heat sink with a thermal conductivity greater than silicon carbide, a single crystal silicon carbide layer on the diamond substrate for providing a supporting crystal lattice match for wide-bandgap material structures that is better than the crystal lattice match of diamond, and a Group III nitride heterostructure on the single crystal silicon carbide layer for providing device characteristics.
    Type: Application
    Filed: July 23, 2013
    Publication date: November 21, 2013
    Applicant: Cree, Inc.
    Inventor: Adam William Saxler
  • Patent number: 8575651
    Abstract: Semiconductor device structures and methods of fabricating semiconductor devices structures are provided that include a semi-insulating or insulating GaN epitaxial layer on a conductive semiconductor substrate and/or a conductive layer. The semi-insulating or insulating GaN epitaxial layer has a thickness of at least about 4 ?m. GaN semiconductor device structures and methods of fabricating GaN semiconductor device structures are also provided that include an electrically conductive SiC substrate and an insulating or semi-insulating GaN epitaxial layer on the conductive SiC substrate. The GaN epitaxial layer has a thickness of at least about 4 ?m.
    Type: Grant
    Filed: April 11, 2005
    Date of Patent: November 5, 2013
    Assignee: Cree, Inc.
    Inventors: Adam William Saxler, Yifeng Wu, Primit Parikh, Umesh Mishra, Richard Peter Smith, Scott T. Sheppard
  • Publication number: 20130270514
    Abstract: A light emitting diode device includes a first diode structure, a second diode structure on the first diode structure, and a conductive junction between the first diode structure and the second diode structure. The conductive junction includes a transparent conductive layer between the first diode structure and the second diode structure. Low resistance heterojunction tunnel junction structures including delta-doped layers are also disclosed.
    Type: Application
    Filed: April 16, 2012
    Publication date: October 17, 2013
    Inventor: Adam William Saxler
  • Patent number: 8536615
    Abstract: A semiconductor device may include a doped semiconductor region wherein a dopant concentration of the semiconductor region is modulated over a plurality of intervals. Each interval may include at least one portion having a relatively low dopant concentration and at least one portion having a relatively high dopant concentration. A plurality of delta doped layers may be included in the plurality of intervals. Related methods are also discussed.
    Type: Grant
    Filed: August 2, 2010
    Date of Patent: September 17, 2013
    Assignee: Cree, Inc.
    Inventors: Daniel Carleton Driscoll, Ashonita Chavan, Adam William Saxler
  • Patent number: 8513672
    Abstract: A high power, wide-bandgap device is disclosed that exhibits reduced junction temperature and higher power density during operation and improved reliability at a rated power density. The device includes a diamond substrate for providing a heat sink with a thermal conductivity greater than silicon carbide, a single crystal silicon carbide layer on the diamond substrate for providing a supporting crystal lattice match for wide-bandgap material structures that is better than the crystal lattice match of diamond, and a Group III nitride heterostructure on the single crystal silicon carbide layer for providing device characteristics.
    Type: Grant
    Filed: November 23, 2010
    Date of Patent: August 20, 2013
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Patent number: 8502235
    Abstract: A monolithic electronic device includes a first nitride epitaxial structure including a plurality of nitride epitaxial layers. The plurality of nitride epitaxial layers include at least one common nitride epitaxial layer. A second nitride epitaxial structure is on the common nitride epitaxial layer of the first nitride epitaxial structure. A first plurality of electrical contacts is on the first epitaxial nitride structure and defines a first electronic device in the first nitride epitaxial structure. A second plurality of electrical contacts is on the first epitaxial nitride structure and defines a second electronic device in the second nitride epitaxial structure. A monolithic electronic device includes a bulk semi-insulating silicon carbide substrate having implanted source and drain regions and an implanted channel region between the source and drain regions, and a nitride epitaxial structure on the surface of the silicon carbide substrate. Corresponding methods are also disclosed.
    Type: Grant
    Filed: January 20, 2011
    Date of Patent: August 6, 2013
    Assignee: Cree, Inc.
    Inventors: Scott T. Sheppard, Adam William Saxler, Thomas Smith