Patents by Inventor Adam William Saxler

Adam William Saxler has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7355215
    Abstract: High electron mobility transistors (HEMT) are provided having an output power of greater than 3.0 Watts when operated at a frequency of at least 30 GHz. The HEMT has a power added efficiency (PAE) of at least about 20 percent and/or a gain of at least about 7.5 dB. The total width of the HEMT is less than about 6.0 mm.
    Type: Grant
    Filed: December 6, 2004
    Date of Patent: April 8, 2008
    Assignee: Cree, Inc.
    Inventors: Primit Parikh, Yifeng Wu, Adam William Saxler
  • Publication number: 20080042141
    Abstract: A structure is disclosed that reduces the forward voltage across the interface between silicon carbide and Group III nitride layers. The structure includes a conductive silicon carbide substrate and a conductive layer of aluminum gallium nitride on the silicon carbide substrate. The aluminum gallium nitride layer has a mole fraction of aluminum that is sufficient to bring the conduction bands of the silicon carbide substrate and the aluminum gallium nitride into close proximity, but less than a mole fraction of aluminum that would render the aluminum gallium nitride layer resistive.
    Type: Application
    Filed: August 18, 2006
    Publication date: February 21, 2008
    Inventor: Adam William Saxler
  • Publication number: 20070269968
    Abstract: Methods of forming semiconductor devices are provided by forming a semiconductor layer on a semiconductor substrate. A mask is formed on the semiconductor layer. Ions having a first conductivity type are implanted into the semiconductor layer according to the mask to form implanted regions on the semiconductor layer. Metal layers are formed on the implanted regions according to the mask. The implanted regions and the metal layers are annealed in a single step to respectively activate the implanted ions in the implanted regions and provide ohmic contacts on the implanted regions. Related devices are also provided.
    Type: Application
    Filed: May 16, 2006
    Publication date: November 22, 2007
    Inventors: Adam William Saxler, Scott Sheppard
  • Patent number: 7271416
    Abstract: Semiconductor structure and method of fabricating a semiconductor structure are provided that include a substrate having a first in-plane unstrained lattice constant, a first layer comprising a first semiconductor material on the substrate and having a second in-plane unstrained lattice constant that is different from the first in-plane unstrained lattice constant and a variable mismatch layer comprising a second semiconductor material disposed between the substrate and the first layer. The variable mismatch layer is configured to reduce stress in the first layer to below a level of stress resulting from growth of the first layer directly on the substrate. The variable mismatch layer may be a layer having a strained in-plane lattice constant that substantially matches the unstrained lattice constant of the first layer.
    Type: Grant
    Filed: May 5, 2004
    Date of Patent: September 18, 2007
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Patent number: 7253454
    Abstract: A HEMT device including a GaN channel structure including a very thin (Al,In,Ga)N subchannel layer that is disposed between a first GaN channel layer and a second GaN channel layer, to effect band bending induced from the piezoelectric and spontaneous charges associated with the (Al,In,Ga)N subchannel layer. This GaN channel/(Al,In,Ga)N subchannel arrangement effectively disperses the 2DEG throughout the channel of the device, thereby rendering the device more linear in character (relative to a corresponding device lacking the subchannel (Al,In,Ga)N sub-layer), without substantial loss of electron mobility.
    Type: Grant
    Filed: March 3, 2005
    Date of Patent: August 7, 2007
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Patent number: 7170111
    Abstract: A nitride-based field effect transistor includes a substrate, a channel layer comprising InAlGaN formed on the substrate, source and drain ohmic contacts in electrical communication with the channel layer, and a gate contact formed on the channel layer. At least one energy barrier opposes movement of carriers away from the channel layer. The energy barrier may comprise an electron source layer in proximity with a hole source layer which generate an associated electric field directed away from the channel. An energy barrier according to some embodiments may provide a built-in potential barrier in excess of about 0.5 eV. Method embodiments are also disclosed.
    Type: Grant
    Filed: February 5, 2004
    Date of Patent: January 30, 2007
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Patent number: 7161194
    Abstract: Field effect transistors having a power density of greater than 25 W/mm when operated at a frequency of at least 4 GHz are provided. The power density may be at least 30 W/mm when operated at 4 GHz. The power density of at least 30 W/mm may be provided at a drain voltage of 120 V. Transistors with a power density of at least 30 W/mm when operated at 8 GHz are also provided. The power density of at least 30 W/mm may be provided at a drain voltage of 120 V. Field effect transistors having a power density of greater than 20 W/mm when operated at a frequency of at least 10 GHz are also provided. Field effect transistors having a power density of at least 2.5 W/mm and a two tone linearity of at least ?30 dBc of third order intermodulation distortion at a center frequency of at least 4 GHz and a power added efficiency (PAE) of at least 40% are also provided.
    Type: Grant
    Filed: December 6, 2004
    Date of Patent: January 9, 2007
    Assignee: Cree, Inc.
    Inventors: Primit Parikh, Yifeng Wu, Adam William Saxler
  • Patent number: 7135715
    Abstract: Semi-insulating Group III nitride layers and methods of fabricating semi-insulating Group III nitride layers include doping a Group III nitride layer with a shallow level p-type dopant and doping the Group III nitride layer with a deep level dopant, such as a deep level transition metal dopant. Such layers and/or method may also include doping a Group III nitride layer with a shallow level dopant having a concentration of less than about 1×1017 cm?3 and doping the Group III nitride layer with a deep level transition metal dopant. The concentration of the deep level transition metal dopant is greater than a concentration of the shallow level p-type dopant.
    Type: Grant
    Filed: January 7, 2004
    Date of Patent: November 14, 2006
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Patent number: 7112860
    Abstract: A monolithic electronic device includes a substrate, a semi-insulating, piezoelectric Group III-nitride epitaxial layer formed on the substrate, a pair of input and output interdigital transducers forming a surface acoustic wave device on the epitaxial layer and at least one electronic device (such as a HEMT, MESFET, JFET, MOSFET, photodiode, LED or the like) formed on the substrate. Isolation means are disclosed to electrically and acoustically isolate the electronic device from the SAW device and vice versa. In some embodiments, a trench is formed between the SAW device and the electronic device. Ion implantation is also disclosed to form a semi-insulating Group III-nitride epitaxial layer on which the SAW device may be fabricated. Absorbing and/or reflecting elements adjacent the interdigital transducers reduce unwanted reflections that may interfere with the operation of the SAW device.
    Type: Grant
    Filed: March 3, 2003
    Date of Patent: September 26, 2006
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Patent number: 7084441
    Abstract: Transistors and/or methods of fabricating transistors that include a source contact, drain contact and gate contact are provided. In some embodiments, a channel region is provided between the source and drain contacts and at least a portion of the channel regions includes a hybrid layer comprising semiconductor material. In particular embodiments of the present invention, the transistor is a current aperture transistor. The channel region may include pendeo-epitaxial layers or epitaxial laterally overgrown layers. Transistors and methods of fabricating current aperture transistors that include a trench that extends through the channel and barrier layers and includes semiconductor material therein are also provided.
    Type: Grant
    Filed: May 20, 2004
    Date of Patent: August 1, 2006
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Patent number: 7030428
    Abstract: A nitride based heterojunction transistor includes a substrate and a first Group III nitride layer, such as an AlGaN based layer, on the substrate. The first Group III-nitride based layer has an associated first strain. A second Group III-nitride based layer, such as a GaN based layer, is on the first Group III-nitride based layer. The second Group III-nitride based layer has a bandgap that is less than a bandgap of the first Group III-nitride based layer and has an associated second strain. The second strain has a magnitude that is greater than a magnitude of the first strain. A third Group III-nitride based layer, such as an AlGaN or AlN layer, is on the GaN layer. The third Group III-nitride based layer has a bandgap that is greater than the bandgap of the second Group III-nitride based layer and has an associated third strain. The third strain is of opposite strain type to the second strain. A source contact, a drain contact and a gate contact may be provided on the third Group III-nitride based layer.
    Type: Grant
    Filed: July 19, 2002
    Date of Patent: April 18, 2006
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Patent number: 7022378
    Abstract: A nitrided oxide layer on a silicon carbide layer is processed by annealing the nitrided oxide layer in a substantially oxygen-free nitrogen containing ambient. The anneal may be carried out at a temperature of greater than about 900° C., for example, a temperature of about 1100° C., a temperature of about 1200° C. or a temperature of about 1300° C. Annealing the nitrided oxide layer may be carried out at a pressure of less than about 1 atmosphere, for example, at a pressure of from about 0.01 to about 1 atm or, in particular, at a pressure of about 0.2 atm. The nitrided oxide layer may be an oxide layer that is grown in a N2O and/or NO containing ambient, that is annealed in a N2O and/or NO containing ambient or that is grown and annealed in a N2O and/or NO containing ambient.
    Type: Grant
    Filed: August 14, 2003
    Date of Patent: April 4, 2006
    Assignee: Cree, Inc.
    Inventors: Mrinal Kanti Das, Adam William Saxler
  • Patent number: 6982204
    Abstract: Contacts for a nitride based transistor and methods of fabricating such contacts provide a recess through a regrowth process. The contacts are formed in the recess. The regrowth process includes fabricating a first cap layer comprising a Group III-nitride semiconductor material. A mask is fabricated and patterned on the first cap layer. The pattern of the mask corresponds to the pattern of the recesses for the contacts. A second cap layer comprising a Group III-nitride semiconductor material is selectively fabricated (e.g. grown) on the first cap layer utilizing the patterned mask. Additional layers may also be formed on the second cap layer. The mask may be removed to provide recess(es) to the first cap layer, and contact(s) may be formed in the recess(es). Alternatively, the mask may comprise a conductive material upon which a contact may be formed, and may not require removal.
    Type: Grant
    Filed: July 11, 2003
    Date of Patent: January 3, 2006
    Assignee: Cree, Inc.
    Inventors: Adam William Saxler, Richard Peter Smith, Scott T. Sheppard
  • Patent number: 6875995
    Abstract: Semiconductor devices include a wide bandgap semiconductor layer having an array of discontinuous wide bandgap semiconductor regions therein that contribute to a reduction in ionization energies of dopants in the wide bandgap semiconductor layer relative to an otherwise equivalent wide bandgap semiconductor layer that is devoid of the array of discontinuous wide bandgap semiconductor regions. The discontinuous wide bandgap semiconductor regions and the wide bandgap semiconductor layer have the same net conductivity type, but the discontinuous wide bandgap semiconductor regions are typically more highly doped to thereby provide excess charge carriers to the wide bandgap semiconductor layer.
    Type: Grant
    Filed: July 14, 2003
    Date of Patent: April 5, 2005
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Patent number: 6841001
    Abstract: Semiconductor structure and method of fabricating a semiconductor structure are provided that include a substrate having a first in-plane unstrained lattice constant, a first layer comprising a first semiconductor material on the substrate and having a second in-plane unstrained lattice constant that is different from the first in-plane unstrained lattice constant and a variable mismatch layer comprising a second semiconductor material disposed between the substrate and the first layer. The variable mismatch layer is configured to reduce stress in the first layer to below a level of stress resulting from growth of the first layer directly on the substrate. The variable mismatch layer may be a layer having a strained in-plane lattice constant that substantially matches the unstrained lattice constant of the first layer.
    Type: Grant
    Filed: July 19, 2002
    Date of Patent: January 11, 2005
    Assignee: Cree, Inc.
    Inventor: Adam William Saxler
  • Publication number: 20040206978
    Abstract: Semiconductor structure and method of fabricating a semiconductor structure are provided that include a substrate having a first in-plane unstrained lattice constant, a first layer comprising a first semiconductor material on the substrate and having a second in-plane unstrained lattice constant that is different from the first in-plane unstrained lattice constant and a variable mismatch layer comprising a second semiconductor material disposed between the substrate and the first layer. The variable mismatch layer is configured to reduce stress in the first layer to below a level of stress resulting from growth of the first layer directly on the substrate. The variable mismatch layer may be a layer having a strained in-plane lattice constant that substantially matches the unstrained lattice constant of the first layer.
    Type: Application
    Filed: May 5, 2004
    Publication date: October 21, 2004
    Inventor: Adam William Saxler
  • Publication number: 20040173816
    Abstract: A monolithic electronic device includes a substrate, a semi-insulating, piezoelectric Group III-nitride epitaxial layer formed on the substrate, a pair of input and output interdigital transducers forming a surface acoustic wave device on the epitaxial layer and at least one electronic device (such as a HEMT, MESFET, JFET, MOSFET, photodiode, LED or the like) formed on the substrate. Isolation means are disclosed to electrically and acoustically isolate the electronic device from the SAW device and vice versa. In some embodiments, a trench is formed between the SAW device and the electronic device. Ion implantation is also disclosed to form a semi-insulating Group III-nitride epitaxial layer on which the SAW device may be fabricated. Absorbing and/or reflecting elements adjacent the interdigital transducers reduce unwanted reflections that may interfere with the operation of the SAW device.
    Type: Application
    Filed: March 3, 2003
    Publication date: September 9, 2004
    Inventor: Adam William Saxler
  • Publication number: 20040101625
    Abstract: A nitrided oxide layer on a silicon carbide layer is processed by annealing the nitrided oxide layer in a substantially oxygen-free nitrogen containing ambient. The anneal may be carried out at a temperature of greater than about 900° C., for example, a temperature of about 1100° C., a temperature of about 1200° C. or a temperature of about 1300° C. Annealing the nitrided oxide layer may be carried out at a pressure of less than about 1 atmosphere, for example, at a pressure of from about 0.01 to about 1 atm or, in particular, at a pressure of about 0.2 atm. The nitrided oxide layer may be an oxide layer that is grown in a N2O and/or NO containing ambient, that is annealed in a N2O and/or NO containing ambient or that is grown and annealed in a N2O and/or NO containing ambient.
    Type: Application
    Filed: August 14, 2003
    Publication date: May 27, 2004
    Inventors: Mrinal Kanti Das, Adam William Saxler
  • Publication number: 20040061129
    Abstract: Contacts for a nitride based transistor and methods of fabricating such contacts provide a recess through a regrowth process. The contacts are formed in the recess. The regrowth process includes fabricating a first cap layer comprising a Group III-nitride semiconductor material. A mask is fabricated and patterned on the first cap layer. The pattern of the mask corresponds to the pattern of the recesses for the contacts. A second cap layer comprising a Group III-nitride semiconductor material is selectively fabricated (e.g. grown) on the first cap layer utilizing the patterned mask. Additional layers may also be formed on the second cap layer. The mask may be removed to provide recess(es) to the first cap layer, and contact(s) may be formed in the recess(es). Alternatively, the mask may comprise a conductive material upon which a contact may be formed, and may not require removal.
    Type: Application
    Filed: July 11, 2003
    Publication date: April 1, 2004
    Inventors: Adam William Saxler, Richard Peter Smith, Scott T. Sheppard
  • Publication number: 20040031956
    Abstract: Semiconductor devices include a wide bandgap semiconductor layer having an array of discontinuous wide bandgap semiconductor regions therein that contribute to a reduction in ionization energies of dopants in the wide bandgap semiconductor layer relative to an otherwise equivalent wide bandgap semiconductor layer that is devoid of the array of discontinuous wide bandgap semiconductor regions. The discontinuous wide bandgap semiconductor regions and the wide bandgap semiconductor layer have the same net conductivity type, but the discontinuous wide bandgap semiconductor regions are typically more highly doped to thereby provide excess charge carriers to the wide bandgap semiconductor layer.
    Type: Application
    Filed: July 14, 2003
    Publication date: February 19, 2004
    Inventor: Adam William Saxler