Patents by Inventor Alessandro Chini

Alessandro Chini has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8610173
    Abstract: An embodiment of the present invention concerns a layered epitaxial structure for enhancement/depletion PHEMT devices, an enhancement/depletion PHEMT device and a method for manufacturing an enhancement/depletion PHEMT device that finds advantageous, but not exclusive, application in the manufacturing of integrated circuits operating at millimeter-wave and microwave frequencies.
    Type: Grant
    Filed: July 30, 2012
    Date of Patent: December 17, 2013
    Assignee: Selex Sistemi Integrati S.p.A.
    Inventors: Alessandro Chini, Claudio Lanzieri
  • Publication number: 20130062667
    Abstract: An embodiment of the present invention concerns a layered epitaxial structure for enhancement/depletion PHEMT devices, an enhancement/depletion PHEMT device and a method for manufacturing an enhancement/depletion PHEMT device that finds advantageous, but not exclusive, application in the manufacturing of integrated circuits operating at millimetre-wave and microwave frequencies.
    Type: Application
    Filed: July 30, 2012
    Publication date: March 14, 2013
    Applicant: SELEX SISTEMI INTEGRATI S.P.A.
    Inventors: Alessandro CHINI, Claudio LANZIERI
  • Publication number: 20110018062
    Abstract: A process for fabricating single or multiple gate field plates using consecutive steps of dielectric material deposition/growth, dielectric material etch and metal evaporation on the surface of a field effect transistors. This fabrication process permits a tight control on the field plate operation since dielectric material deposition/growth is typically a well controllable process. Moreover, the dielectric material deposited on the device surface does not need to be removed from the device intrinsic regions: this essentially enables the realization of field-plated devices without the need of low-damage dielectric material dry/wet etches. Using multiple gate field plates also reduces gate resistance by multiple connections, thus improving performances of large periphery and/or sub-micron gate devices.
    Type: Application
    Filed: October 5, 2010
    Publication date: January 27, 2011
    Applicant: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA
    Inventors: Alessandro Chini, Umesh K. Mishra, Primit Parikh, Yifeng Wu
  • Patent number: 7812369
    Abstract: A process for fabricating single or multiple gate field plates using consecutive steps of dielectric material deposition/growth, dielectric material etch and metal evaporation on the surface of a field effect transistors. This fabrication process permits a tight control on the field plate operation since dielectric material deposition/growth is typically a well controllable process. Moreover, the dielectric material deposited on the device surface does not need to be removed from the device intrinsic regions: this essentially enables the realization of field-plated devices without the need of low-damage dielectric material dry/wet etches. Using multiple gate field plates also reduces gate resistance by multiple connections, thus improving performances of large periphery and/or sub-micron gate devices.
    Type: Grant
    Filed: September 9, 2004
    Date of Patent: October 12, 2010
    Assignee: The Regents of the University of California
    Inventors: Alessandro Chini, Umesh K. Mishra, Primit Parikh, Yifeng Wu
  • Publication number: 20070059873
    Abstract: A process for fabricating single or multiple gate field plates using consecutive steps of dielectric material deposition/growth, dielectric material etch and metal evaporation on the surface of a field effect transistors. This fabrication process permits a tight control on the field plate operation since dielectric material deposition/growth is typically a well controllable process. Moreover, the dielectric material deposited on the device surface does not need to be removed from the device intrinsic regions: this essentially enables the realization of field-plated devices without the need of low-damage dielectric material dry/wet etches. Using multiple gate field plates also reduces gate resistance by multiple connections, thus improving performances of large periphery and/or sub-micron gate devices.
    Type: Application
    Filed: September 9, 2004
    Publication date: March 15, 2007
    Inventors: Alessandro Chini, Umesh Mishra, Primit Parikh, Yifeng Wu