Patents by Inventor Alexander Fish

Alexander Fish has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120005639
    Abstract: A complementary logic circuit contains a first logic input, a second logic input, a first dedicated logic terminal, a second dedicated logic terminal, a high-voltage terminal configured for connection to a high constant voltage a low-voltage terminal configured for connection to a low constant voltage, a p-type transistor, and an n-type transistor. The p-type transistor has an outer diffusion connection, a gate connection, an inner diffusion connection, and a bulk connection. The n-type transistor has an outer diffusion connection, a gate connection, an inner diffusion connection, and a bulk connection.
    Type: Application
    Filed: July 7, 2011
    Publication date: January 5, 2012
    Applicant: Technion Research & Development Foundation Ltd.
    Inventors: Alexander Fish, Arkadíy Morgenshtein
  • Patent number: 8004316
    Abstract: A complementary logic circuit contains a first logic input, a second logic input, a first dedicated logic terminal, a second dedicated logic terminal, a high-voltage terminal configured for connection to a high constant voltage a low-voltage terminal configured for connection to a low constant voltage, a p-type transistor, and an n-type transistor. The p-type transistor has an outer diffusion connection, a gate connection, an inner diffusion connection, and a bulk connection. The n-type transistor has an outer diffusion connection, a gate connection, an inner diffusion connection, and a bulk connection.
    Type: Grant
    Filed: February 1, 2006
    Date of Patent: August 23, 2011
    Assignee: Technion Research & Development Foundation Ltd.
    Inventors: Alexander Fish, Arkadiy Morgenshtein
  • Patent number: 7990451
    Abstract: A photosensitive pixel includes a photosensor and an externally loadable flag. The photosensor outputs a signal indicative of an intensity of incident light. The externally loadable flag indicates the pixel reset state, and is preferably stored in an in-pixel memory. Pixel reset logic resets the photosensor in accordance with the reset state and an externally applied reset signal.
    Type: Grant
    Filed: November 19, 2007
    Date of Patent: August 2, 2011
    Assignee: Ben Gurion University of the Negev Research and Development Authority
    Inventors: Alexander Belenky, Alexander Fish, Orly Yadid-Pecht
  • Publication number: 20110135763
    Abstract: A composition of substances generally comprises effective amounts of a mixture of a DMSO solution in a concentration ranging between 50%-100%, Oregano oil, Lavender oil, and Bay Leaf oil. Preferably, the effective amounts constitute ?50% for DMSO, ?20% for Oregano oil, ?10% for Lavender oil, and ?20% for Bay Leaf oil of the total weight of composition. The preferable concentration of DMSO solution is 100%. The DMSO solution constricts small capillaries and the dilating of medium size blood vessels. The composition is preferably usable for prevention of complications associated with second-degree thermal or chemical skin bums, for stopping the bleeding, for healing insect bites or Jelly fish stings, and for healing skin cuts and abrasions. A method for preparation of the composition comprises—mixing the effective amounts of Oregano oil, Lavender oil, and Bay Leaf oil, obtaining a mixture and—adding the effective amount of DMSO solution into the mixture.
    Type: Application
    Filed: December 3, 2009
    Publication date: June 9, 2011
    Inventor: Alexander Fish
  • Publication number: 20100231263
    Abstract: A complementary logic circuit contains a first logic input, a second logic input, a first dedicated logic terminal, a second dedicated logic terminal, a high-voltage terminal configured for connection to a high constant voltage a low-voltage terminal configured for connection to a low constant voltage, a p-type transistor, and an n-type transistor. The p-type transistor has an outer diffusion connection, a gate connection, an inner diffusion connection, and a bulk connection. The n-type transistor has an outer diffusion connection, a gate connection, an inner diffusion connection, and a bulk connection.
    Type: Application
    Filed: February 1, 2006
    Publication date: September 16, 2010
    Inventors: Alexander Fish, Arkadiy Morgenshtein
  • Publication number: 20100194439
    Abstract: A complementary logic circuit contains a first logic input, a second logic input, a first dedicated logic terminal, a second dedicated logic terminal, a first logic block, and a second logic block. The first logic block consists of a network of p-type transistors for implementing a predetermined logic function. The p-type transistor network has an outer diffusion connection, a first network gate connection, and an inner diffusion connection. The outer diffusion connection of the p-type transistor network is connected to the first dedicated logic terminal, and the first network gate connection of the p-type transistor network is connected to the first logic input. The second logic block consists of a network of n-type transistors which implements a logic function complementary to the logic function implemented by the first logic block. The n-type transistor network has an outer diffusion connection, a first network gate connection, and an inner diffusion connection.
    Type: Application
    Filed: April 12, 2010
    Publication date: August 5, 2010
    Applicant: Technion Research & Development Foundation Ltd.
    Inventors: Arkadiy MORGENSHTEIN, Alexander Fish, Israel A. Wagner
  • Patent number: 7716625
    Abstract: A complementary logic circuit contains a first logic input, a second logic input, a first dedicated logic terminal, a second dedicated logic terminal, a first logic block, and a second logic block. The first logic block consists of a network of p-type transistors for implementing a predetermined logic function. The p-type transistor network has an outer diffusion connection, a first network gate connection, and an inner diffusion connection. The outer diffusion connection of the p-type transistor network is connected to the first dedicated logic terminal, and the first network gate connection of the p-type transistor network is connected to the first logic input. The second logic block consists of a network of n-type transistors which implements a logic function complementary to the logic function implemented by the first logic block. The n-type transistor network has an outer diffusion connection, a first network gate connection, and an inner diffusion connection.
    Type: Grant
    Filed: July 13, 2007
    Date of Patent: May 11, 2010
    Assignee: Technion Research & Development Foundation Ltd.
    Inventors: Arkadiy Morgenshtein, Alexander Fish, Israel A. Wagner
  • Publication number: 20100026838
    Abstract: A photosensitive pixel includes a photosensor and an externally loadable flag. The photosensor outputs a signal indicative of an intensity of incident light. The externally loadable flag indicates the pixel reset state, and is preferably stored in an in-pixel memory. Pixel reset logic resets the photosensor in accordance with the reset state and an externally applied reset signal.
    Type: Application
    Filed: November 19, 2007
    Publication date: February 4, 2010
    Applicant: Ben Gurion University of the Negev Research and Development Authority
    Inventors: Alexander Belenky, Alexander Fish, Orly Yadid-Pecht
  • Publication number: 20090141931
    Abstract: The subject matter of this specification can be implemented in, among other things, an imaging system including an active pixel sensor imaging array configured to capture an image, said imaging array being in electronic communication with a watermark embedder.
    Type: Application
    Filed: August 29, 2008
    Publication date: June 4, 2009
    Inventors: Orly Yadid-Pecht, Yonatan Shoshan, Alexander Fish
  • Publication number: 20090094570
    Abstract: A sensing circuit based on an application-specific integrated circuit (ASIC) sensor which includes a sensor portion and a processor portion which are integrated on an ASIC. The sensor portion outputs raw output in response to a stimulus. The output of the sensor portion is processed by the processor portion. The sensor portion and the processor portion together form at least two blocks which are configurable together by interconnections in two or more ways to produce differentiated sensing products.
    Type: Application
    Filed: September 13, 2006
    Publication date: April 9, 2009
    Inventors: Evgeny Artyomov, Alexander Fish, Orly Yadid-Pecht, Boris Maliatski
  • Patent number: 7345511
    Abstract: A complementary logic circuit contains a first logic input, a second logic input, a first dedicated logic terminal, a second dedicated logic terminal, a first logic block, and a second logic block. The first logic block consists of a network of p-type transistors for implementing a predetermined logic function. The p-type transistor network has an outer diffusion connection, a first network gate connection, and an inner diffusion connection. The outer diffusion connection of the p-type transistor network is connected to the first dedicated logic terminal, and the first network gate connection of the p-type transistor network is connected to the first logic input. The second logic block consists of a network of n-type transistors which implements a logic function complementary to the logic function implemented by the first logic block. The n-type transistor network has an outer diffusion connection, a first network gate connection, and an inner diffusion connection.
    Type: Grant
    Filed: August 27, 2003
    Date of Patent: March 18, 2008
    Assignee: Technion Research & Development Foundation Ltd.
    Inventors: Arkadiy Morgenshtein, Alexander Fish, Israel A. Wagner
  • Publication number: 20070261015
    Abstract: A complementary logic circuit contains a first logic input, a second logic input, a first dedicated logic terminal, a second dedicated logic terminal, a first logic block, and a second logic block. The first logic block consists of a network of p-type transistors for implementing a predetermined logic function. The p-type transistor network has an outer diffusion connection, a first network gate connection, and an inner diffusion connection. The outer diffusion connection of the p-type transistor network is connected to the first dedicated logic terminal, and the first network gate connection of the p-type transistor network is connected to the first logic input. The second logic block consists of a network of n-type transistors which implements a logic function complementary to the logic function implemented by the first logic block. The n-type transistor network has an outer diffusion connection, a first network gate connection, and an inner diffusion connection.
    Type: Application
    Filed: July 13, 2007
    Publication date: November 8, 2007
    Applicant: Technion Research & Development Foundation Ltd.
    Inventors: Arkadiy Morgenshtein, Alexander Fish, Israel Wagner
  • Publication number: 20040130349
    Abstract: A complementary logic circuit contains a first logic input, a second logic input, a first dedicated logic terminal, a second dedicated logic terminal, a first logic block, and a second logic block. The first logic block consists of a network of p-type transistors for implementing a predetermined logic function. The p-type transistor network has an outer diffusion connection, a first network gate connection, and an inner diffusion connection. The outer diffusion connection of the p-type transistor network is connected to the first dedicated logic terminal, and the first network gate connection of the p-type transistor network is connected to the first logic input. The second logic block consists of a network of n-type transistors which implements a logic function complementary to the logic function implemented by the first logic block. The n-type transistor network has an outer diffusion connection, a first network gate connection, and an inner diffusion connection.
    Type: Application
    Filed: August 27, 2003
    Publication date: July 8, 2004
    Inventors: Arkadiy Morgenshtein, Alexander Fish, Israel A. Wagner