Patents by Inventor Alexander Rylyakov

Alexander Rylyakov has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170085324
    Abstract: A high data rate, high sensitivity, low power optical link using low-bandwidth components and low-bandwidth E/O drivers and receivers and method of building same. The method is based on the idea of making the optical part of the link look like a bandwidth limited lossy electrical channel, so that the powerful equalization methods used in the wireline electrical links can be applied to recover the transmitted data in a situation with low bandwidth and/or high loss and strong inter-symbol interference. Linear and non-linear optical channel components, E/O drivers and receivers can benefit from the apparatus and the methods of the invention.
    Type: Application
    Filed: September 18, 2015
    Publication date: March 23, 2017
    Inventors: Alexander Rylyakov, Richard Younce, Ran Ding, Peter D. Magill, Hao Li, Michael J. J. Hochberg
  • Publication number: 20170059888
    Abstract: An optical modulator apparatus may include a plurality of segment drivers, each segment driver having a unique offset voltage and driving but a portion or a segment of an electro-optical modulator. A modulating electrical signal may be applied to the segment drivers via a plurality of electrical delays. Parameters of the segment drivers may be selected so as to approximate a pre-defined transfer function, which may include a linear or a non-linear transfer function.
    Type: Application
    Filed: November 9, 2016
    Publication date: March 2, 2017
    Inventors: Ran Ding, Thomas Wetteland Baehr-Jones, Peter D. Magill, Michael J. Hochberg, Alexander Rylyakov
  • Patent number: 9519162
    Abstract: An optical modulator apparatus may include a plurality of segment drivers, each segment driver having a unique offset voltage and driving but a portion or a segment of an electro-optical modulator. A modulating electrical signal may be applied to the segment drivers via a plurality of electrical delays. Parameters of the segment drivers may be selected so as to approximate a pre-defined transfer function, which may include a linear or a non-linear transfer function.
    Type: Grant
    Filed: October 9, 2015
    Date of Patent: December 13, 2016
    Assignee: Coriant Advanced Technology, LLC
    Inventors: Ran Ding, Thomas Wetteland Baehr-Jones, Peter D. Magill, Michael J. Hochberg, Alexander Rylyakov
  • Patent number: 9485552
    Abstract: Methods and systems for bias control in an optical switch fabric include monitoring optical power at outputs of a plurality of switch elements in an N×N switch fabric that has N inputs, N outputs, and M?2 stages. A bias control of a first of the plurality of switch elements is adjusted. It is determined whether the optical power at the outputs of the first switch element after bias control adjustment conform more closely to a predetermined criterion relative to the monitored optical power at the outputs of the first switch element prior to adjustment. The adjusting and determining steps are repeated for each of the remainder of the plurality of switch elements.
    Type: Grant
    Filed: January 28, 2016
    Date of Patent: November 1, 2016
    Assignee: INTERNATIONAL BUISNESS MACHINES CORPORATION
    Inventors: Nicolas Dupuis, Daniel M. Kuchta, Benjamin G. Lee, Alexander Rylyakov, Clint L. Schow
  • Publication number: 20160103340
    Abstract: An optical modulator apparatus may include a plurality of segment drivers, each segment driver having a unique offset voltage and driving but a portion or a segment of an electro-optical modulator. A modulating electrical signal may be applied to the segment drivers via a plurality of electrical delays. Parameters of the segment drivers may be selected so as to approximate a pre-defined transfer function, which may include a linear or a non-linear transfer function.
    Type: Application
    Filed: October 9, 2015
    Publication date: April 14, 2016
    Inventors: Ran Ding, Thomas Wetteland Baehr-Jones, Peter D. Magill, Michael J. Hochberg, Alexander Rylyakov
  • Patent number: 8629701
    Abstract: A method and system for compensating for offsets when measuring parameters of a phase-locked loop (PLL). In one embodiment, a proportional path in the PLL is temporarily shut off, a measurement is made of a real time-to-zero crossing in the PLL to measure a defined parameter of the PLL, the proportional path is switched on, and the defined loop parameter is adjusted based on this measurement. In one embodiment, the real time-to-zero crossing is measured after introducing a phase step into the PLL between a reference signal and an output signal of the PLL. In an embodiment, two phase steps, having opposite polarities, are successively introduced into the PLL, and the time-to-crossing measurements resulting from these two phase steps may be averaged, and this average is used to determine a loop parameter.
    Type: Grant
    Filed: July 22, 2013
    Date of Patent: January 14, 2014
    Assignee: International Business Machines Corporation
    Inventors: Mark A. Ferriss, Arun Natarajan, Benjamin Parker, Alexander Rylyakov, Jose A. Tierno, Soner Yaldiz
  • Publication number: 20130307588
    Abstract: A method and system for compensating for offsets when measuring parameters of a phase-locked loop (PLL). In one embodiment, a proportional path in the PLL is temporarily shut off, a measurement is made of a real time-to-zero crossing in the PLL to measure a defined parameter of the PLL, the proportional path is switched on, and the defined loop parameter is adjusted based on this measurement. In one embodiment, the real time-to-zero crossing is measured after introducing a phase step into the PLL between a reference signal and an output signal of the PLL. In an embodiment, two phase steps, having opposite polarities, are successively introduced into the PLL, and the time-to-crossing measurements resulting from these two phase steps may be averaged, and this average is used to determine a loop parameter.
    Type: Application
    Filed: July 22, 2013
    Publication date: November 21, 2013
    Applicant: International Business Machines Corporation
    Inventors: Mark A. Ferriss, Arun Natarajan, Benjamin Parker, Alexander Rylyakov, Jose A. Tierno, Soner Yaldiz
  • Patent number: 8493113
    Abstract: A method and system for compensating for offsets when measuring parameters of a phase-locked loop (PLL). In one embodiment, a proportional path in the PLL is temporarily shut off, a measurement is made of a real time-to-zero crossing in the PLL to measure a defined parameter of the PLL, the proportional path is switched on, and the defined loop parameter is adjusted based on this measurement. In one embodiment, the real time-to-zero crossing is measured after introducing a phase step into the PLL between a reference signal and an output signal of the PLL. In an embodiment, two phase steps, having opposite polarities, are successively introduced into the PLL, and the time-to-crossing measurements resulting from these two phase steps may be averaged, and this average is used to determine a loop parameter.
    Type: Grant
    Filed: September 12, 2011
    Date of Patent: July 23, 2013
    Assignee: International Business Machines Corporation
    Inventors: Mark A. Ferriss, Arun Natarajan, Benjamin Parker, Alexander Rylyakov, Jose A. Tierno, Soner Yaldiz
  • Publication number: 20130063192
    Abstract: A method and system for compensating for offsets when measuring parameters of a phase-locked loop (PLL). In one embodiment, a proportional path in the PLL is temporarily shut off, a measurement is made of a real time-to-zero crossing in the PLL to measure a defined parameter of the PLL, the proportional path is switched on, and the defined loop parameter is adjusted based on this measurement. In one embodiment, the real time-to-zero crossing is measured after introducing a phase step into the PLL between a reference signal and an output signal of the PLL. In an embodiment, two phase steps, having opposite polarities, are successively introduced into the PLL, and the time-to-crossing measurements resulting from these two phase steps may be averaged, and this average is used to determine a loop parameter.
    Type: Application
    Filed: September 12, 2011
    Publication date: March 14, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Mark A. Ferriss, Arun Natarajan, Benjamin Parker, Alexander Rylyakov, Jose A. Tierno, Soner Yaldiz
  • Patent number: 7822114
    Abstract: A decision feedback equalizer (DFE) and method include at least two paths. Each path includes the following. An adder is configured to sum an input with a first feedback tap fed back from a different path. A latch is coupled to the adder to receive a summation signal as input. The latch includes a transparent state, and an output of the latch is employed as the first tap in a feedback path to an adder of a different path, wherein a partially resolved first tap in the feedback path is employed during the transparent state to provide a soft decision to supply correction information in advance of a hard decision of the latch.
    Type: Grant
    Filed: June 12, 2007
    Date of Patent: October 26, 2010
    Assignee: International Business Machines Corporation
    Inventors: John F. Bulzacchelli, Daniel J. Friedman, Alexander Rylyakov, Koon Lun Jackie Wong
  • Publication number: 20080310495
    Abstract: A decision feedback equalizer (DFE) and method include at least two paths. Each path includes the following. An adder is configured to sum an input with a first feedback tap fed back from a different path. A latch is coupled to the adder to receive a summation signal as input. The latch includes a transparent state, and an output of the latch is employed as the first tap in a feedback path to an adder of a different path, wherein a partially resolved first tap in the feedback path is employed during the transparent state to provide a soft decision to supply correction information in advance of a hard decision of the latch.
    Type: Application
    Filed: June 12, 2007
    Publication date: December 18, 2008
    Inventors: John F. Bulzacchelli, Daniel J. Friedman, Alexander Rylyakov, Koon Lun Jackie Wong
  • Publication number: 20070139126
    Abstract: Disclosed are a digital phase-frequency detector and a method of operating a digital phase-frequency detector. The detector includes an input circuit, an output circuit and a reset circuit. In use, the input circuit receives first and second input signals during a plurality of cycles, and during a given one of the cycles, generates a first intermediate signal or a second intermediate signal depending on which of the first and second input signals was received first during that given one of said cycles. The output circuit receives these intermediate signals, and outputs, during said one cycle, a first output signal or a second output signal depending on which one of intermediate signals was received by the output circuit during said one cycle. The reset circuit applies a reset signal to the input circuit under defined conditions to begin a new one of said plurality of cycles.
    Type: Application
    Filed: December 14, 2006
    Publication date: June 21, 2007
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Alexander Rylyakov, Jose Tierno
  • Publication number: 20070025483
    Abstract: Clock synchronization and data recovery techniques are disclosed. For example, a technique for synchronizing a clock for use in recovering received data comprises the following steps/operations. A first clock (e.g., a data clock) is set for a first sampling cycle to a first phase position within a given unit interval in the received data. A second clock (e.g., a sweep clock) is swept through other phase positions with respect to the first phase position such that a transition from the given unit interval to another unit interval in the received data is determined. A sampling point is determined based on measurements at the phase positions associated with the second clock. The second clock is set to the phase position corresponding to the sampling point such that data may be recovered at that sampling point.
    Type: Application
    Filed: July 29, 2005
    Publication date: February 1, 2007
    Applicant: International Business Machines Corporation
    Inventors: Azita Emami-Neyestanak, Mounir Meghelli, Benjamin Parker, Sergey Rylov, Alexander Rylyakov, Jose Tierno
  • Patent number: 6859071
    Abstract: A pseudofooter circuit for a logic circuit includes a first FET (Field Effect Transistor) having a first source, a first drain, and a first gate, and a second FET having a second source, a second drain, and a second gate. The first source is connected to the second drain to become a first signal node. The first signal node is connected to at least one gate of an FET in the logic circuit. The first gate is connected to the second gate to become a second signal node receiving a second signal as an input signal. The second source is connected to ground. The first drain becomes a third signal node receiving a third signal as an input signal.
    Type: Grant
    Filed: December 10, 2002
    Date of Patent: February 22, 2005
    Assignee: International Business Machines Corporation
    Inventors: Jose A. Tierno, Sergey V. Rylov, Alexander Rylyakov
  • Publication number: 20040108873
    Abstract: A pseudofooter circuit for a logic circuit includes a first FET (Field Effect Transistor) having a first source, a first drain, and a first gate, and a second FET having a second source, a second drain, and a second gate. The first source is connected to the second drain to become a first signal node. The first signal node is connected to at least one gate of an FET in the logic circuit. The first gate is connected to the second gate to become a second signal node receiving a second signal as an input signal. The second source is connected to ground. The first drain becomes a third signal node receiving a third signal as an input signal.
    Type: Application
    Filed: December 10, 2002
    Publication date: June 10, 2004
    Applicant: International Business Machines Corporation
    Inventors: Jose A. Tierno, Sergey V. Rylov, Alexander Rylyakov