Patents by Inventor Amichay Amitay

Amichay Amitay has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20130094567
    Abstract: A data processing system for processing a video stream comprises memory array circuitry, memory access circuitry, and video processing circuitry. The memory array circuitry is characterized by a width and a height. The memory access circuitry is operative to cause, through a series of write operations, a series of two-dimensional data representations of different respective regions in a frame of the video stream to be stored in the memory array circuitry. The write operations occur such that only data missing from the memory array circuitry is written to the memory array circuitry during each write operation and such that the data is written modulo at least one of the width and the height of the memory array circuitry. Lastly, the video processing circuitry is operative to perform block matching on the video stream at least in part utilizing the series of two-dimensional data representations stored in the memory array circuitry.
    Type: Application
    Filed: October 18, 2011
    Publication date: April 18, 2013
    Applicant: LSI CORPORATION
    Inventors: Amichay Amitay, Alexander Rabinovitch, Leonid Dubrovin
  • Publication number: 20130080741
    Abstract: An apparatus generally having a first circuit, a second circuit and a third circuit is disclosed. The first circuit may have a counter and may be configured to adjust at least one control signal in response to a current value of the counter. The first circuit may be implemented only in hardware. The counter generally counts a number of loops in which a plurality of instructions are executed. The second circuit may be configured to set the counter to an initial value. The third circuit may be configured to execute the instructions using a plurality of data items as a plurality of operands such that at least two of the instructions use different ones of the operands. The data items may be routed to the third circuit in response to the control signal. The apparatus generally forms a processor.
    Type: Application
    Filed: September 27, 2011
    Publication date: March 28, 2013
    Inventors: Alexander Rabinovitch, Leonid Dubrovin, Amichay Amitay
  • Publication number: 20120110232
    Abstract: An apparatus generally including an internal memory and a direct memory access controller is disclosed. The direct memory access controller may be configured to (i) read first information from an external memory across an external bus, (ii) generate second information by processing the first information, (iii) write the first information across an internal bus to a first location in the internal memory during a direct memory access transfer and (iv) write the second information across the internal bus to a second location in the internal memory during the direct memory access transfer. The second location may be different from the first location.
    Type: Application
    Filed: October 28, 2010
    Publication date: May 3, 2012
    Inventors: Amichay Amitay, Leonid Dubrovin, Alexander Rabinovitch
  • Patent number: 6784811
    Abstract: A system for compressed digital video bitstreams, in which an I-frame may precede a plurality of P-frames slices, wherein the system includes an encoder to encode the bits for each successive P-frame slice. The system also includes a decoder buffer, where the bits enter at a fixed rate and a decoder, which uses the extracted bits to decode each frame and display each frame. The delay is chosen at a fixed rate between 10 msec and 100 msec.
    Type: Grant
    Filed: March 31, 2003
    Date of Patent: August 31, 2004
    Assignee: Scopus Network Technologies Ltd.
    Inventor: Amichay Amitay
  • Publication number: 20030007516
    Abstract: A system and method are provided for statistical-multiplexing, comprising a multi-criteria optimization algorithm for video bit stream control, and an alignment of average video bit-stream rates with treatment priorities of cascaded multiplexer's inputs. The first criterion is a grouping of the encoders in accordance with content recipient's wishes. The second criterion involves adjusting the proportions of the average bit rates of the bit streams, wherein these proportions are represented in the form of integer-to-integer fractions, in accordance with the calculated optimal scanning arrays of a plurality of said cascaded multiplexers.
    Type: Application
    Filed: July 6, 2001
    Publication date: January 9, 2003
    Inventors: Yuri Abramov, Micha Waldman, Hanoch Magal, Amichay Amitay, Reuven Ianconescu, Peretz Meron