Patents by Inventor Amit Katyal

Amit Katyal has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150145608
    Abstract: A phase locked loop includes a voltage-controlled oscillator and a current mirror circuit that supplies a drive current to the voltage-controlled oscillator. The current mirror circuit includes a filter between a bias current generator and current mirror transistor. The filter includes a first and a second switch driven in unison with a small duty cycle.
    Type: Application
    Filed: November 26, 2013
    Publication date: May 28, 2015
    Applicant: STMicroelectronics International N.V.
    Inventor: Amit Katyal
  • Patent number: 9018046
    Abstract: An area efficient distributed device for integrated voltage regulators comprising at least one filler cell coupled between a pair of PADS on I/O rail of a chip and at least one additional filler cell having small size portion of said device is coupled to said I/O rails for distributing portions of said device on the periphery of said chip. The device is coupled as small size portion on the lower portion of said second filler cell for distributing said device on the periphery of said chip and providing maximal area utilization.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: April 28, 2015
    Assignees: STMicroelectronics International N.V., STMicroelectronics S.r.l.
    Inventors: Joshipura Jwalant, Nitin Bansal, Amit Katyal, Massimiliano Picca
  • Publication number: 20150001038
    Abstract: The present invention discloses a horizontal multi-stage distillation system. The system comprises a feed stream, a distillate stream, a residue stream, a group of vessels, a plurality of vapour non-return valves (NRVs), a plurality of plurality of pumps, a plurality of liquid recycle NRVs, a liquid stream, a vapour stream, a plurality of liquid recycle streams, a plurality of level transmitters, a plurality of flow control valves (FCVs) and a plurality of liquid non-return valves (NRVs). Each vessel is connected to the adjacent vessel. The group of vessels comprises a condenser vessel, a reboiler vessel, a feed vessel, at-least one rectification vessel and at-least one stripping vessel. The present invention provides a horizontal multi-stage distillation system with higher efficiency and operational flexibility compared with equivalent vertical distillation columns. The present invention also avoids the interstage backflow of the liquid and vapours.
    Type: Application
    Filed: January 7, 2013
    Publication date: January 1, 2015
    Inventor: Amit Katyal
  • Patent number: 8854095
    Abstract: A phase lock loop (PLL) circuit incorporates switched capacitive circuitry and feedback circuitry to reduce the time to achieve a lock condition. During a first mode, the frequency of a voltage controlled oscillator (VCO) is used to adjust the control voltage of the VCO to achieve a coarse lock condition. During a second mode, a reference frequency is used to control a charge pump to more precisely adjust the control voltage to achieve fine lock of the PLL. Because the VCO frequency is significantly higher than the reference frequency, the control voltage is varied at a greater rate during the first mode. In some embodiments, the time to achieve lock may be further reduced by initializing the VCO control voltage to a particular voltage so as to reduce the difference between the control voltage at start-up and the control voltage at the beginning of the first mode during coarse lock.
    Type: Grant
    Filed: November 12, 2012
    Date of Patent: October 7, 2014
    Assignee: STMicroelectronics International N.V.
    Inventor: Amit Katyal
  • Publication number: 20140158635
    Abstract: The present invention relates to systems and methods for desalinating and/or treating polluted water. More particularly, the present invention relates to systems and methods for desalinating and/or treating polluted water using gas hydrates. In particular, the system comprises a desalination tank configured to form gas hydrates using a suitable hydrate former taken from a storage tank that is operatively connected to the desalination tank. With all operations, including formation of gas hydrates, discharging of highly saline water, washing the gas hydrates and dissociation of gas hydrates being conducted in a single pressurized tank such as the desalination tank, the present apparatus provides a simple and efficient solution at a low manufacturing and operating cost.
    Type: Application
    Filed: October 25, 2012
    Publication date: June 12, 2014
    Inventor: Amit Katyal
  • Publication number: 20140132308
    Abstract: A phase lock loop (PLL) circuit incorporates switched capacitive circuitry and feedback circuitry to reduce the time to achieve a lock condition. During a first mode, the frequency of a voltage controlled oscillator (VCO) is used to adjust the control voltage of the VCO to achieve a coarse lock condition. During a second mode, a reference frequency is used to control a charge pump to more precisely adjust the control voltage to achieve fine lock of the PLL. Because the VCO frequency is significantly higher than the reference frequency, the control voltage is varied at a greater rate during the first mode. In some embodiments, the time to achieve lock may be further reduced by initializing the VCO control voltage to a particular voltage so as to reduce the difference between the control voltage at start-up and the control voltage at the beginning of the first mode during coarse lock.
    Type: Application
    Filed: November 12, 2012
    Publication date: May 15, 2014
    Applicant: STMICROELECTRONICS INTERNATIONAL N.V.
    Inventor: Amit Katyal
  • Patent number: 8426924
    Abstract: An area efficient distributed device for integrated voltage regulators comprising at least one filler cell coupled between a pair of PADS on I/O rail of a chip and at least one additional filler cell having small size replica of said device is coupled to said I/O rails for distributing replicas of said device on the periphery of said chip. The device is coupled as small size replica on the lower portion of said second filler cell for distributing said device on the periphery of said chip and providing maximal area utilization.
    Type: Grant
    Filed: March 24, 2011
    Date of Patent: April 23, 2013
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventors: Joshipura Jwalant, Nitin Bansal, Amit Katyal, Massimiliano Picca
  • Publication number: 20110167629
    Abstract: An area efficient distributed device for integrated voltage regulators comprising at least one filler cell connected between a pair of PADS on I/O rail of a chip and at least one additional filler cell having small size replica of said device is coupled to said I/O rails for distributing replicas of said device on the periphery of said chip. The device is connected as small size replica on the lower portion of said second filler cell for distributing said device on the periphery of said chip and providing maximal area utilization.
    Type: Application
    Filed: March 24, 2011
    Publication date: July 14, 2011
    Applicant: STMICROELECTRONICS PVT. LTD.
    Inventors: Joshipura JWALANT, Nitin BANSAL, Amit KATYAL, Massimiliano PICCA
  • Patent number: 7939856
    Abstract: An area efficient distributed device for integrated voltage regulators comprising at least one filler cell connected between a pair of PADS on I/O rail of a chip and at least one additional filler cell having small size replica of said device is coupled to said I/O rails for distributing replicas of said device on the periphery of said chip. The device is connected as small size replica on the lower portion of said second filler cell for distributing said device on the periphery of said chip and providing maximal area utilization.
    Type: Grant
    Filed: January 3, 2006
    Date of Patent: May 10, 2011
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventors: Joshipura Jwalant, Nitin Bansal, Amit Katyal, Massimiliano Picca
  • Patent number: 7602162
    Abstract: A linear regulator with an N-type pass transistor includes an over-current protection circuit. A current sink is used as an indicator for an over-current condition and is coupled to the output of the linear regulator. The indicator is coupled to a feedback logic circuit that controls the current through the output load. The over-current protection circuit extensively uses N-type devices for various components including the output driver stage in the circuit. This results in reduced area for the over-current protection circuit.
    Type: Grant
    Filed: November 27, 2006
    Date of Patent: October 13, 2009
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventors: Nitin Bansal, Rupesh Khare, Amit Katyal
  • Publication number: 20070194768
    Abstract: A linear regulator with an N-type pass transistor includes an over-current protection circuit. A current sink is used as an indicator for an over-current condition and is coupled to the output of the linear regulator. The indicator is coupled to a feedback logic circuit that controls the current through the output load. The over-current protection circuit extensively uses N-type devices for various components including the output driver stage in the circuit. This results in reduced area for the over-current protection circuit.
    Type: Application
    Filed: November 27, 2006
    Publication date: August 23, 2007
    Applicant: STMicroelectronics PVT. LTD.
    Inventors: Nitin Bansal, Rupesh Khare, Amit Katyal
  • Publication number: 20060190894
    Abstract: An area efficient distributed device for integrated voltage regulators comprising at least one filler cell connected between a pair of PADS on I/O rail of a chip and at least one additional filler cell having small size replica of said device is coupled to said I/O rails for distributing replicas of said device on the periphery of said chip. The device is connected as small size replica on the lower portion of said second filler cell for distributing said device on the periphery of said chip and providing maximal area utilization.
    Type: Application
    Filed: January 3, 2006
    Publication date: August 24, 2006
    Inventors: Joshipura Jwalant, Nitin Bansal, Amit Katyal, Massimiliano Picca