Patents by Inventor Amol Ramesh Joshi

Amol Ramesh Joshi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7368347
    Abstract: Methods for fabricating dual bit flash memory devices are provided. Method steps include forming a charge trapping layer overlying a substrate and fabricating two insulating members overlying the charge trapping layer. A polycrystalline silicon layer is provided overlying the charge trapping layer and about sidewalls of the insulating members. Sidewall spacers are formed overlying the polycrystalline silicon layer and about the sidewalls of the insulating members. A portion of the first polycrystalline silicon layer and a first portion of the charge trapping layer are removed. A first insulating layer is conformally deposited overlying the insulating members and the substrate. A gate spacer is formed between the two insulating members and overlying the first insulating layer. The two insulating members are removed and the charge trapping layer is etched to form charge storage nodes. Impurity dopants are implanted into the substrate to form impurity-doped bitline regions within the substrate.
    Type: Grant
    Filed: October 3, 2006
    Date of Patent: May 6, 2008
    Assignee: Spansion LLC
    Inventors: Amol Ramesh Joshi, Ning Cheng, Minghao Shen
  • Publication number: 20080096348
    Abstract: A memory device includes a number of memory cells and a dielectric layer formed over the memory cells. The memory device also includes contacts formed in the dielectric layer and spacers formed adjacent the side surfaces of the contacts. The spacers may inhibit leakage currents from the contacts.
    Type: Application
    Filed: October 20, 2006
    Publication date: April 24, 2008
    Applicants: ADVANCED MICRO DEVICES, INC., SPANSION LLC
    Inventors: Angela T. HUI, Wenmei LI, Minh Van NGO, Amol Ramesh JOSHI, Kuo-Tung CHANG
  • Publication number: 20080083946
    Abstract: A memory cell system is provided including forming a first insulator layer over a semiconductor substrate, forming a charge trap layer over the first insulator layer, and slot plane antenna plasma oxidizing the charge trap layer for forming a second insulator layer.
    Type: Application
    Filed: October 10, 2006
    Publication date: April 10, 2008
    Applicants: SPANSION LLC, ADVANCED MICRO DEVICES, INC.
    Inventors: Shenqing Fang, Rinji Sugino, Jayendra Bhakta, Takashi Orimoto, Hiroyuki Nansei, Yukio Hayakawa, Takayuki Maruyama, Hidehiko Shiraiwa, Kuo-Tung Chang, Lei Xue, Meng Ding, Amol Ramesh Joshi, YouSeok Suh, Harpreet Sachar
  • Publication number: 20080079062
    Abstract: Methods for fabricating dual bit flash memory devices are provided. Method steps include forming a charge trapping layer overlying a substrate and fabricating two insulating members overlying the charge trapping layer. A polycrystalline silicon layer is provided overlying the charge trapping layer and about sidewalls of the insulating members. Sidewall spacers are formed overlying the polycrystalline silicon layer and about the sidewalls of the insulating members. A portion of the first polycrystalline silicon layer and a first portion of the charge trapping layer are removed. A first insulating layer is conformally deposited overlying the insulating members and the substrate. A gate spacer is formed between the two insulating members and overlying the first insulating layer. The two insulating members are removed and the charge trapping layer is etched to form charge storage nodes. Impurity dopants are implanted into the substrate to form impurity-doped bitline regions within the substrate.
    Type: Application
    Filed: October 3, 2006
    Publication date: April 3, 2008
    Inventors: Amol Ramesh Joshi, Ning Cheng, Minghao Shen
  • Publication number: 20080032475
    Abstract: A memory cell system is provided including forming a first insulator layer over a semiconductor substrate, forming a charge trap layer having a gradient of a silicon above and below the charge trap layer over the first insulator layer, and forming a second insulator layer over the charge trap layer.
    Type: Application
    Filed: August 2, 2006
    Publication date: February 7, 2008
    Applicants: SPANSION LLC, ADVANCED MICRO DEVICES, INC.
    Inventors: Amol Ramesh Joshi, Meng Ding, Takashi Orimoto
  • Publication number: 20080032464
    Abstract: A memory cell system is provided including forming a first insulator layer over a semiconductor substrate, forming a first intermediate layer over the first insulator layer, forming a charge trap layer over the first intermediate layer, forming a second intermediate layer over the charge trap layer, and forming a second insulator layer with the second intermediate layer.
    Type: Application
    Filed: August 2, 2006
    Publication date: February 7, 2008
    Applicants: SPANSION LLC, ADVANCED MICRO DEVICES, INC.
    Inventors: Amol Ramesh Joshi, Meng Ding, Takashi Orimoto
  • Publication number: 20080023751
    Abstract: An integrated circuit memory system that includes: providing a substrate; forming a silicon rich charge storage layer over the substrate; forming a first isolation trench through the silicon rich charge storage layer in a first direction; and forming a second isolation trench through the silicon rich charge storage layer in a second direction.
    Type: Application
    Filed: July 31, 2006
    Publication date: January 31, 2008
    Applicants: SPANSION LLC, ADVANCED MICRO DEVICES, INC.
    Inventors: Amol Ramesh Joshi, Harpreet Sachar, YouSeok Suh, Shenqing Fang, Chih-Yuh Yang, Lovejeet Singh, David H. Matsumoto, Hidehiko Shiraiwa, Kuo-Tung Chang, Scott A. Bell, Allison Holbrook, Satoshi Torii
  • Publication number: 20080012060
    Abstract: A memory cell system is provided forming a first insulator layer over a semiconductor substrate, forming a charge trap layer over the first insulator layer, forming an intermediate layer over the charge trap layer, and forming a second insulator layer with the intermediate layer.
    Type: Application
    Filed: July 17, 2006
    Publication date: January 17, 2008
    Applicants: SPANSION LLC, ADVANCED MICRO DEVICES, INC.
    Inventors: Meng Ding, Amol Ramesh Joshi, Lei Xue, Takashi Orimoto, Kuo-Tung Chang