Patents by Inventor Andrew Martin Mallinson

Andrew Martin Mallinson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8984035
    Abstract: Channel select filter circuits are described. One circuit implements a multiplying element and digital-to-analog converter as a differential current mode device. Another circuit implementing a multiplying element and digital-to-analog converter with weighted addition, deferred after multiplication of the digital-to-analog converter and multiplier combination. In one such circuit, substantially equal current source magnitudes are in different columns of the circuit. Another such circuit, with substantially equal current source magnitudes, uses non-radix2. Another such circuit, with substantially equal current source magnitudes, has partial segmentation. Another circuit implements a multiplying element and digital-to-analog converter, with partial segmentation, scrambling bit allocation for elements. One such circuit scrambles bit allocation on equally weighted segments, as described herein.
    Type: Grant
    Filed: January 27, 2010
    Date of Patent: March 17, 2015
    Assignee: ESS Technology, Inc.
    Inventor: Andrew Martin Mallinson
  • Patent number: 8350734
    Abstract: This application relates to decoding signals that carry clock and data information. In particular, it relates to construction a time-varying histogram of inter-arrival times between pulse edges and using the histogram to identify whether a pulse edge encodes a single length interval, a double length interval or some longer length interval. Further details and embodiments of the technology disclosed are provided in the drawings, detailed description and claims.
    Type: Grant
    Filed: January 8, 2009
    Date of Patent: January 8, 2013
    Assignee: ESS Technology, Inc.
    Inventor: Andrew Martin Mallinson
  • Publication number: 20110282924
    Abstract: Channel select filter circuits are described. One circuit implements a multiplying element and digital-to-analog converter as a differential current mode device. Another circuit implementing a multiplying element and digital-to-analog converter with weighted addition, deferred after multiplication of the digital-to-analog converter and multiplier combination. In one such circuit, substantially equal current source magnitudes are in different columns of the circuit. Another such circuit, with substantially equal current source magnitudes, uses non-radix2. Another such circuit, with substantially equal current source magnitudes, has partial segmentation. Another circuit implements a multiplying element and digital-to-analog converter, with partial segmentation, scrambling bit allocation for elements. One such circuit scrambles bit allocation on equally weighted segments, as described herein.
    Type: Application
    Filed: January 27, 2010
    Publication date: November 17, 2011
    Inventor: Andrew Martin Mallinson
  • Publication number: 20110140757
    Abstract: The technology relates to analog processing of a sum of products.
    Type: Application
    Filed: January 6, 2010
    Publication date: June 16, 2011
    Applicant: ESS TECHNOLOGY, INC.
    Inventor: Andrew Martin Mallinson
  • Publication number: 20110140738
    Abstract: Multi-phase integrators in control systems are described.
    Type: Application
    Filed: January 6, 2010
    Publication date: June 16, 2011
    Applicant: ESS Technology, Inc.
    Inventor: Andrew Martin Mallinson
  • Publication number: 20110140743
    Abstract: A digital frequency generator is described.
    Type: Application
    Filed: January 6, 2010
    Publication date: June 16, 2011
    Applicant: ESS Technology, Inc.
    Inventor: Andrew Martin Mallinson
  • Patent number: 7902877
    Abstract: A multiphase clock generates pulses at a rate much higher than the clock frequency.
    Type: Grant
    Filed: January 6, 2010
    Date of Patent: March 8, 2011
    Assignee: ESS Technology, Inc.
    Inventors: Dustin D. Forman, Andrew Martin Mallinson
  • Patent number: 7782129
    Abstract: A system is provided for use in an audio signal processor to reduce the order of the loop to remove sound artifacts from an audio signal that includes an input for receiving an audio input signal a control loop of order greater than one configured to process the audio input signal and to output a Pulse Width Modulated audio output signal, a circuit for performing a gradual reduction of the order of the control loop such that prior to entering a shut down state the order is reduced to a single order and a circuit to disconnect a Driver Circuit from the Pulse Width modulated signal operated by a timing device designed to switch at the moment of zero average output value.
    Type: Grant
    Filed: June 30, 2006
    Date of Patent: August 24, 2010
    Assignee: ESS Technology, Inc.
    Inventors: Andrew Martin Mallinson, Dustin Forman
  • Patent number: 7680173
    Abstract: A system and method are provided for performing a spread spectrum clock generation, where the system includes self-adjusting delay line configured to spread the spectrum of a fixed circuit using a fixed clock frequency and a delay circuit configured to generate an adjustment signal to the delay line by adding or subtracting an addition delay per cycle, therefore causing a shift in the output clock frequency, wherein the amount of shift is proportional to the rate of addition or subtraction of delay.
    Type: Grant
    Filed: June 30, 2006
    Date of Patent: March 16, 2010
    Assignee: ESS Technology, Inc.
    Inventors: Andrew Martin Mallinson, Simon Damphousse
  • Patent number: 7457836
    Abstract: The invention is directed to a bi-quad filter circuit configured with sigma-delta devices that operate as binary rate multipliers (BRMs). Unlike conventional bi-quad filter circuits, the invention provides a bi-quad filter configured with a single-bit BRM. In another embodiment, the invention further provides a bi-quad filter configured with multiple-bit BRMs.
    Type: Grant
    Filed: March 26, 2007
    Date of Patent: November 25, 2008
    Assignee: ESS Technology, Inc.
    Inventor: Andrew Martin Mallinson
  • Patent number: 7436333
    Abstract: Various embodiments perform sample rate conversion of a sample series at an input rate to an output rate. A version of the sample series is corrected with timing error information generated by a digital loop. The digital loop is locked to a first rate and clocked at a second rate.
    Type: Grant
    Filed: November 28, 2007
    Date of Patent: October 14, 2008
    Assignee: ESS Technology, Inc.
    Inventors: Dustin D. Forman, Andrew Martin Mallinson
  • Patent number: 7349491
    Abstract: A signal processor has a plurality of channels, each channel configured to receive an input signal stream, to reduce the signal to a direct current signal and to process the signal according to the stream signal. Each channel also has a plurality of low pass filters configured to filter in-phase and quadrature-phase modulator outputs with a first low pass filter and to filter a reference quadrature signals, and a gain control configured to re-modulate gain adjusted output signals with the filtered quadrature signals. The processor further includes an inverter to invert the in-phase filtered reference signal and means to multiply the quadrature gain adjusted output signal.
    Type: Grant
    Filed: March 26, 2004
    Date of Patent: March 25, 2008
    Assignee: ESS Technology, Inc.
    Inventor: Andrew Martin Mallinson
  • Patent number: 7330138
    Abstract: A circuit is provided to correct a sample rate by way of time domain interpolation having a first circuit loop having an up/down counter configured to receive an input signal and a feedback signal and an adder configured to receive the output signal from the up/down counter and to output a carry output as the feedback signal to the up/down counter and a second circuit loop configured to transmit a sum output from the adder to a modulator and to feed back an output signal from the modulator to an input of the adder.
    Type: Grant
    Filed: June 30, 2006
    Date of Patent: February 12, 2008
    Assignee: ESS Technology, Inc.
    Inventors: Andrew Martin Mallinson, Dustin Forman
  • Publication number: 20080005216
    Abstract: The invention has been described in the context of a system and method of removing artifacts from an audio signal during shutdown of the output. The system includes a means by which the average value may be found to be zero or sufficiently close to zero as determined by the resolution of the filter output and a means by which the filter average value being zero or close to zero is used to disconnect (or equivalently change impedance or power) of the device or devices rendering the PWM signal into the analog domain as may be implemented by a Class D bridge chip and disconnection means. The invention further includes a means by which channels are in succession compared to prior channels and switched to share the fixed output signal and a means by which upon finding the last channel is at the zero average value in synchrony with the prior channel or channels the output of the entire group of channels may be simultaneously disconnected.
    Type: Application
    Filed: June 30, 2006
    Publication date: January 3, 2008
    Applicant: ESS Technology, Inc.
    Inventors: Andrew Martin Mallinson, Dustin Forman
  • Publication number: 20080005215
    Abstract: The invention has been described in the context of a system and method of removing artifacts from an audio signal during shutdown of the output. The system includes a means by which the average value may be found to be zero or sufficiently close to zero as determined by the resolution of the filter output and a means by which the filter average value being zero or close to zero is used to disconnect (or equivalently change impedance or power) of the device or devices rendering the PWM signal into the analog domain as may be implemented by a Class D bridge chip and disconnection means.
    Type: Application
    Filed: June 30, 2006
    Publication date: January 3, 2008
    Applicant: ESS Technology, Inc.
    Inventors: Andrew Martin Mallinson, Dustin Forman
  • Publication number: 20080005214
    Abstract: A system is provided for use in an audio signal processor to reduce the order of the loop to remove sound artifacts from an audio signal that includes an input for receiving an audio input signal a control loop of order greater than one configured to process the audio input signal and to output a Pulse Width Modulated audio output signal, a circuit for performing a gradual reduction of the order of the control loop such that prior to entering a shut down state the order is reduced to a single order and a circuit to disconnect a Driver Circuit from the Pulse Width modulated signal operated by a timing device designed to switch at the moment of zero average output value.
    Type: Application
    Filed: June 30, 2006
    Publication date: January 3, 2008
    Applicant: ESS Technology, Inc.
    Inventors: Andrew Martin Mallinson, Dustin Forman
  • Patent number: 7259704
    Abstract: A system and method are provided for compensating for output error in a sigma delta circuit. The system includes an input for receiving an input signal and an output configured to output a output signal. The system further includes a summation component configured to add a first error voltage value, which is derived from an output signal, to an incoming input signal, and a subtraction component configured to subtract a second error voltage value, where the second error voltage value is derived from the adding of a first error voltage value to an incoming input signal.
    Type: Grant
    Filed: March 26, 2004
    Date of Patent: August 21, 2007
    Assignee: ESS Technology, Inc.
    Inventors: Andrew Martin Mallinson, Simon Jacques Damphousse
  • Patent number: 7197522
    Abstract: The invention is directed to a bi-quad filter circuit configured with sigma-delta devices that operate as binary rate multipliers (BRMs). Unlike conventional bi-quad filter circuits, the invention provides a bi-quad filter configured with a single-bit BRM. In another embodiment, the invention further provides a bi-quad filter configured with multiple-bit BRMs.
    Type: Grant
    Filed: June 2, 2003
    Date of Patent: March 27, 2007
    Assignee: ESS Technology, Inc.
    Inventor: Andrew Martin Mallinson
  • Publication number: 20070019711
    Abstract: A system and method are provided for performing a spread spectrum clock generation, where the system includes self-adjusting delay line configured to spread the spectrum of a fixed circuit using a fixed clock frequency and a delay circuit configured to generate an adjustment signal to the delay line by adding or subtracting an addition delay per cycle, therefore causing a shift in the output clock frequency, wherein the amount of shift is proportional to the rate of addition or subtraction of delay.
    Type: Application
    Filed: June 30, 2006
    Publication date: January 25, 2007
    Applicant: ESS Technology, Inc.
    Inventors: Andrew Martin Mallinson, Simon Damphousse
  • Patent number: 7028070
    Abstract: An electronic filter operates as a correlator that provides a discrete approximation of an analog signal. The analog to digital conversion is integrated directly approximation calculation. An array of sample and hold circuits or single bit comparators provide outputs to a series of multipliers, the other input of which is a coefficient value of a Fourier series approximation of the desired frequency response. Each of the sample and hold circuits samples sequentially in time and holds its sample until the next cycle. Thus the sample point rotates in time through the array and each new sample is multiplied by a different coefficient. The output of the multipliers is summed for evaluation.
    Type: Grant
    Filed: January 26, 2002
    Date of Patent: April 11, 2006
    Assignee: ESS Technology, Inc.
    Inventor: Andrew Martin Mallinson