Patents by Inventor Andy Nguyen

Andy Nguyen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100073060
    Abstract: A phase shift circuit that includes two, rather than four, delay chains and corresponding selectors is described. This provides a significant area savings and reduces the intrinsic delay of the phase shift circuit, which is particularly beneficial for embodiments in which there is no intrinsic delay matching. In one implementation, the phase shift circuit includes a first delay circuit and a matching delay circuit. The first delay circuit provides a first delay that includes a first intrinsic delay and a first intentional delay. The delay matching circuit provides a matching delay that matches the first intrinsic delay. In one implementation, the phase shift circuit also includes a second delay circuit to provide a second delay that includes a second intrinsic delay and second intentional delay, where the second intrinsic delay matches the first intrinsic delay and the second intentional delay is half as long as the first intentional delay.
    Type: Application
    Filed: November 24, 2009
    Publication date: March 25, 2010
    Applicant: Altera Corporation
    Inventor: Andy Nguyen
  • Publication number: 20100057968
    Abstract: Rather than have a unique code set per TV product, a common code base is provided to service multiple products and even multiple product lines. Embedded systems can be upgraded through a network connection. The software architecture provides a flexible approach to supporting multiple product offerings through a plug-in modular middle-ware and to providing standardized hardware acceleration for both 2D and 3D graphics. The plug-in capability provides for feature additions and upgrades after sale.
    Type: Application
    Filed: November 20, 2008
    Publication date: March 4, 2010
    Inventors: Thomas P. Dawson, Aixin Liu, Kai Liu, Andy Nguyen, Ling Jun Wong
  • Patent number: 7642831
    Abstract: A phase shift circuit that includes two, rather than four, delay chains and corresponding selectors is described. This provides a significant area savings and reduces the intrinsic delay of the phase shift circuit, which is particularly beneficial for embodiments in which there is no intrinsic delay matching. In one implementation, the phase shift circuit includes a first delay circuit and a matching delay circuit. The first delay circuit provides a first delay that includes a first intrinsic delay and a first intentional delay. The delay matching circuit provides a matching delay that matches the first intrinsic delay. In one implementation, the phase shift circuit also includes a second delay circuit to provide a second delay that includes a second intrinsic delay and second intentional delay, where the second intrinsic delay matches the first intrinsic delay and the second intentional delay is half as long as the first intentional delay.
    Type: Grant
    Filed: July 23, 2007
    Date of Patent: January 5, 2010
    Assignee: Altera Corporation
    Inventor: Andy Nguyen
  • Publication number: 20090261862
    Abstract: A circuit can include a comparator, a resistor divider, a control circuit, and a multiplexer. The comparator compares an internal supply voltage of the circuit to a selected reference voltage. The resistor divider generates reference voltages. The control circuit receives an output signal of the comparator and generates a select signal. The multiplexer transmits one of the reference voltages from the resistor divider to the comparator as the selected reference voltage in response to the select signal.
    Type: Application
    Filed: April 17, 2008
    Publication date: October 22, 2009
    Applicant: Altera Corporation
    Inventors: Andy Nguyen, Ling Yu
  • Publication number: 20090027098
    Abstract: A phase shift circuit that includes two, rather than four, delay chains and corresponding selectors is described. This provides a significant area savings and reduces the intrinsic delay of the phase shift circuit, which is particularly beneficial for embodiments in which there is no intrinsic delay matching. In one specific implementation, the phase shift circuit includes a first delay circuit and a matching delay circuit. The first delay circuit provides a first delay that includes a first intrinsic delay and a first intentional delay. The delay matching circuit provides a matching delay that matches the first intrinsic delay. In one specific implementation, the phase shift circuit also includes a second delay circuit to provide a second delay that includes a second intrinsic delay and second intentional delay, where the second intrinsic delay matches the first intrinsic delay and the second intentional delay is half as long as the first intentional delay.
    Type: Application
    Filed: July 23, 2007
    Publication date: January 29, 2009
    Applicant: Altera Corporation
    Inventor: Andy Nguyen