Patents by Inventor Anup P. Jose

Anup P. Jose has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11881969
    Abstract: A receiver for a serial data link, including an analog front end (AFE) including a continuous-time linear equalizer (CTLE) configured to receive an input signal from a transmitter, the CTLE including a first output node; a second output node; a plurality of programmable tail current sources configured to adjust a direct current (DC) offset between the first output node and the second output node; and a calibration circuit including: a slicer configured to output a difference between a first average output voltage corresponding to the first output node and a second average output, voltage corresponding to the second output node; and a calibration counter configured to increment or decrement an offset count based on the difference, wherein the plurality of programmable tail current sources are adjusted based on a value of the offset count.
    Type: Grant
    Filed: August 10, 2022
    Date of Patent: January 23, 2024
    Assignee: Samsung Display Co., Ltd.
    Inventors: Anup P Jose, Sam Ray, Ali Fazli Yeknami, Amir Amirkhany
  • Patent number: 11870880
    Abstract: A digital clock data recovery circuit including: a first vote circuit connected at an output of a first deserializer and configured to generate an even up/down signal based on even deserialized signals from the first deserializer; a first digital to analog converter (DAC) connected at an output of the first vote circuit and configured to control a voltage and/or frequency of a voltage controlled oscillator (VCO) based on the even up/down signal from the first vote circuit; a second vote circuit connected at an output of a second deserializer and configured to generate an odd up/down signal based on odd deserialized signals from the second deserializer; and a second DAC connected at an output of the second vote circuit and configured to control the voltage and/or frequency of the VCO based on the odd up/down signal from the second vote circuit.
    Type: Grant
    Filed: April 5, 2022
    Date of Patent: January 9, 2024
    Assignee: Samsung Display Co., Ltd.
    Inventors: Younghoon Song, Anup P. Jose
  • Publication number: 20230344681
    Abstract: A receiver for a serial data link, including an analog front end (AFE) including a continuous-time linear equalizer (CTLE) configured to receive an input signal from a transmitter, the CTLE including a first output node; a second output node; a plurality of programmable tail current sources configured to adjust a direct current (DC) offset between the first output node and the second output node; and a calibration circuit including: a slicer configured to output a difference between a first average output voltage corresponding to the first output node and a second average output, voltage corresponding to the second output node; and a calibration counter configured to increment or decrement an offset count based on the difference, wherein the plurality of programmable tail current sources are adjusted based on a value of the offset count.
    Type: Application
    Filed: August 10, 2022
    Publication date: October 26, 2023
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Anup P. JOSE, Sam RAY, Ali FAZLI YEKNAMI, Amir AMIRKHANY
  • Publication number: 20230268896
    Abstract: An analog front end (AFE) circuit including: a continuous time linear equalizer (CTLE) circuit; a transimpedance amplifier (TIA) connected to the CTLE circuit; and a feedback circuit including: a first transistor connected between a first output of the feedback circuit and a first node connected to a first current source; a second transistor connected between a second output of the feedback circuit and a second node connected to a second current source; and a first tunable resistor coupled between the first node and the second node, wherein: a first input of the feedback circuit is connected to a first output of the TIA; a second input of the feedback circuit is connected to a second output of the TIA; the second output of the feedback circuit is connected to a first input of the TIA.
    Type: Application
    Filed: April 20, 2022
    Publication date: August 24, 2023
    Inventors: Ali Fazli Yeknami, Anup P. Jose
  • Publication number: 20230246800
    Abstract: A digital clock data recovery circuit including: a first vote circuit connected at an output of a first deserializer and configured to generate an even up/down signal based on even deserialized signals from the first deserializer; a first digital to analog converter (DAC) connected at an output of the first vote circuit and configured to control a voltage and/or frequency of a voltage controlled oscillator (VCO) based on the even up/down signal from the first vote circuit; a second vote circuit connected at an output of a second deserializer and configured to generate an odd up/down signal based on odd deserialized signals from the second deserializer; and a second DAC connected at an output of the second vote circuit and configured to control the voltage and/or frequency of the VCO based on the odd up/down signal from the second vote circuit.
    Type: Application
    Filed: April 5, 2022
    Publication date: August 3, 2023
    Inventors: Younghoon Song, Anup P. Jose
  • Publication number: 20230081418
    Abstract: A system includes a first encoder configured to receive first input bits and generate a first stream of first bits based on the first input bits, a bit generator configured to receive second inputs bits and generate a second stream of second bits based on the second input bits, and a PAM4 transmitter configured to receive the first stream of first bits and the second stream of second bits, and generate PAM4 symbols based at least on the first stream of first bits.
    Type: Application
    Filed: September 15, 2021
    Publication date: March 16, 2023
    Inventors: Anup P. Jose, Amir Amirkhany, Moonsang Hwang
  • Patent number: 11257416
    Abstract: A circuit. In some embodiments, the circuit includes: a drive circuit having an output and including: a pre-emphasis circuit; and an output stage connected to an output of the pre-emphasis circuit. The pre-emphasis circuit may be configured to generate, during a first interval of time, a pre-emphasized signal. The output stage may be configured to produce, at the output of the drive circuit, a constant signal based on the pre-emphasized signal during the first interval of time, and to disconnect the pre-emphasis circuit from the output of the drive circuit during a second interval of time, the second interval of time beginning at the end of the first interval of time.
    Type: Grant
    Filed: April 14, 2020
    Date of Patent: February 22, 2022
    Assignee: Samsung Display Co., Ltd.
    Inventors: Anup P. Jose, Younghoon Song
  • Patent number: 11250780
    Abstract: A system and method for estimating and using pixel compensation coefficients. In some embodiments, the method includes, during a first time interval: comparing a first pixel current for a pixel of the display with a first reference current, to obtain a first pixel current error signal, the first pixel current error signal being the sign of a difference between the first pixel current and the first reference current; and updating one or more compensation coefficients for the pixel, based on the first pixel current error signal.
    Type: Grant
    Filed: October 18, 2019
    Date of Patent: February 15, 2022
    Assignee: Samsung Display Co., Ltd.
    Inventors: Amir Amirkhany, Anup P. Jose, Gaurav Malhotra, Younghoon Song, Mohamed Elzeftawi
  • Publication number: 20210256897
    Abstract: A circuit. In some embodiments, the circuit includes: a drive circuit having an output and including: a pre-emphasis circuit; and an output stage connected to an output of the pre-emphasis circuit. The pre-emphasis circuit may be configured to generate, during a first interval of time, a pre-emphasized signal. The output stage may be configured to produce, at the output of the drive circuit, a constant signal based on the pre-emphasized signal during the first interval of time, and to disconnect the pre-emphasis circuit from the output of the drive circuit during a second interval of time, the second interval of time beginning at the end of the first interval of time.
    Type: Application
    Filed: April 14, 2020
    Publication date: August 19, 2021
    Inventors: Anup P. Jose, Younghoon Song
  • Patent number: 11087656
    Abstract: A system and method for sensing drive current in a pixel. In some embodiments, the system includes: a first pixel, a second pixel, a differential sensing circuit, a reference current source, and a control circuit. The differential sensing circuit may have a first input, a second input, and an output, the first input being connected to a node at which a reference current generated by the reference current source is subtracted from a first pixel current, the first pixel current including a current generated by the first pixel. The second input may be configured to receive a second pixel current, the second pixel current including a current generated by the second pixel. The output may be configured to produce an output signal based on a difference between a current received at the first input and a current received at the second input.
    Type: Grant
    Filed: October 17, 2019
    Date of Patent: August 10, 2021
    Assignee: Samsung Display Co., Ltd.
    Inventors: Anup P. Jose, Amir Amirkhany, Mohamed Elzeftawi
  • Patent number: 11069282
    Abstract: A system and method for operating a sensing circuit for sensing a pixel current of a pixel of a display panel using correlated double sampling. In some embodiments, the method includes: during a first interval of time, resetting a pixel sensing circuit; during a third interval of time following the first interval of time, operating the pixel sensing circuit in an integration mode; during a fourth interval of time following the third interval of time, operating the pixel sensing circuit in a hold mode; and during a fifth interval of time following the fourth interval of time, operating the pixel sensing circuit in the integration mode.
    Type: Grant
    Filed: October 17, 2019
    Date of Patent: July 20, 2021
    Assignee: Samsung Display Co., Ltd.
    Inventors: Amir Amirkhany, Anup P. Jose, Gaurav Malhotra, Younghoon Song, Mohamed Elzeftawi
  • Patent number: 11004387
    Abstract: A device includes a segmented pull-up current source circuit including a first plurality of transistors, a segmented pull-down current source circuit including a second plurality of transistors, a comparator circuit configured to compare an output voltage level at the output of the device with a target voltage level and generate a comparator output at one of two output terminals of the comparator circuit, wherein the segmented pull-up current source circuit and the segmented pull-down current source circuit are connected to the two output terminals of the comparator circuit via one or more multiplexers, the first plurality of AND gate circuits and a second plurality of AND gate circuits; and a logic circuit connected to at least one output terminal of the comparator circuit and configured to control an operation of the segmented pull-up current source circuit and the segmented pull-down current source circuit based on the comparator output.
    Type: Grant
    Filed: February 22, 2019
    Date of Patent: May 11, 2021
    Assignee: Samsung Display Co., Ltd.
    Inventor: Anup P. Jose
  • Publication number: 20210049943
    Abstract: A system and method for sensing drive current in a pixel. In some embodiments, the system includes: a first pixel, a second pixel, a differential sensing circuit, a reference current source, and a control circuit. The differential sensing circuit may have a first input, a second input, and an output, the first input being connected to a node at which a reference current generated by the reference current source is subtracted from a first pixel current, the first pixel current including a current generated by the first pixel. The second input may be configured to receive a second pixel current, the second pixel current including a current generated by the second pixel. The output may be configured to produce an output signal based on a difference between a current received at the first input and a current received at the second input.
    Type: Application
    Filed: October 17, 2019
    Publication date: February 18, 2021
    Inventors: Anup P. Jose, Amir Amirkhany, Mohamed Elzeftawi
  • Publication number: 20210049963
    Abstract: A system and method for estimating and using pixel compensation coefficients. In some embodiments, the method includes, during a first time interval: comparing a first pixel current for a pixel of the display with a first reference current, to obtain a first pixel current error signal, the first pixel current error signal being the sign of a difference between the first pixel current and the first reference current; and updating one or more compensation coefficients for the pixel, based on the first pixel current error signal.
    Type: Application
    Filed: October 18, 2019
    Publication date: February 18, 2021
    Inventors: Amir Amirkhany, Anup P. Jose, Gaurav Malhotra, Younghoon Song, Mohamed Elzeftawi
  • Publication number: 20210049951
    Abstract: A system and method for operating a sensing circuit for sensing a pixel current of a pixel of a display panel using correlated double sampling. In some embodiments, the method includes: during a first interval of time, resetting a pixel sensing circuit; during a third interval of time following the first interval of time, operating the pixel sensing circuit in an integration mode; during a fourth interval of time following the third interval of time, operating the pixel sensing circuit in a hold mode; and during a fifth interval of time following the fourth interval of time, operating the pixel sensing circuit in the integration mode.
    Type: Application
    Filed: October 17, 2019
    Publication date: February 18, 2021
    Inventors: Amir Amirkhany, Anup P. Jose, Gaurav Malhotra, Younghoon Song, Mohamed Elzeftawi
  • Publication number: 20200202775
    Abstract: A device includes a segmented pull-up current source circuit including a first plurality of transistors, a segmented pull-down current source circuit including a second plurality of transistors, a comparator circuit configured to compare an output voltage level at the output of the device with a target voltage level and generate a comparator output at one of two output terminals of the comparator circuit, wherein the segmented pull-up current source circuit and the segmented pull-down current source circuit are connected to the two output terminals of the comparator circuit via one or more multiplexers, the first plurality of AND gate circuits and a second plurality of AND gate circuits; and a logic circuit connected to at least one output terminal of the comparator circuit and configured to control an operation of the segmented pull-up current source circuit and the segmented pull-down current source circuit based on the comparator output.
    Type: Application
    Filed: February 22, 2019
    Publication date: June 25, 2020
    Inventor: Anup P. Jose
  • Patent number: 10476707
    Abstract: A two-stage decision feedback equalizer. The decision feedback equalizer is configured to receive serial data, at an analog input, at a first data rate. The two-stage decision feedback equalizer has an analog input and four digital outputs, and includes a first stage and a second stage. The first stage is connected to the analog input, and includes a half-rate predictive decision feedback equalizer consisting of current mode logic circuits. The second stage is connected to the first stage, and consists of complementary metal oxide semiconductor circuits.
    Type: Grant
    Filed: August 8, 2018
    Date of Patent: November 12, 2019
    Assignee: Samsung Display Co., Ltd.
    Inventors: Anup P. Jose, Amir Amirkhany, Mohammad Hekmat
  • Publication number: 20190280591
    Abstract: A system and method for a decimated phase detector circuit includes a bang bang phase detector (BBFD), an UP rolling counter connected to an UP output of the BBFD, and a DOWN rolling counter connected to a DOWN output of the BBFD. A charge pump is connected to the UP rolling counter and the DOWN rolling counter and is configured to receive a decimated UP signal from the UP rolling counter and a decimated DOWN signal from the DOWN rolling counter. The charge pump is further configured to provide a control voltage according to the received decimated UP signals and decimated DOWN signals.
    Type: Application
    Filed: August 22, 2018
    Publication date: September 12, 2019
    Inventors: Valentin Abramzon, Amir Amirkhany, Anup P. Jose
  • Patent number: 10411593
    Abstract: A system and method for a decimated phase detector circuit includes a bang bang phase detector (BBFD), an UP rolling counter connected to an UP output of the BBFD, and a DOWN rolling counter connected to a DOWN output of the BBFD. A charge pump is connected to the UP rolling counter and the DOWN rolling counter and is configured to receive a decimated UP signal from the UP rolling counter and a decimated DOWN signal from the DOWN rolling counter. The charge pump is further configured to provide a control voltage according to the received decimated UP signals and decimated DOWN signals.
    Type: Grant
    Filed: August 22, 2018
    Date of Patent: September 10, 2019
    Assignee: Samsung Display Co., Ltd.
    Inventors: Valentin Abramzon, Amir Amirkhany, Anup P. Jose
  • Publication number: 20190273639
    Abstract: A two-stage decision feedback equalizer. The decision feedback equalizer is configured to receive serial data, at an analog input, at a first data rate. The two-stage decision feedback equalizer has an analog input and four digital outputs, and includes a first stage and a second stage. The first stage is connected to the analog input, and includes a half-rate predictive decision feedback equalizer consisting of current mode logic circuits. The second stage is connected to the first stage, and consists of complementary metal oxide semiconductor circuits.
    Type: Application
    Filed: August 8, 2018
    Publication date: September 5, 2019
    Inventors: Anup P. Jose, Amir Amirkhany, Mohammad Hekmat