Patents by Inventor Armin Tilke

Armin Tilke has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7488670
    Abstract: An embodiment of the invention provides a semiconductor fabrication method. The method comprises forming a strained channel region in semiconductor devices. Embodiments include forming a stressor layer over an amorphous portion of the semiconductor device at an intermediate stage of fabrication. The device is masked and strain in a portion of the stressor layer is relaxed. Recrystallizing the amorphous portion of the intermediate device transfers strain from the stressor to the substrate. At least a portion of the strain remains in the substrate through subsequent device fabrication, thereby improving performance of the completed device. In other embodiments, a tensile stressor layer is formed over a first portion of the device, and a compressive stressor layer is formed over a second portion. A tensile stressor layer forms a compressive channel in a PMOS device, and a compressive stressor forms a tensile channel in an NMOS device.
    Type: Grant
    Filed: July 13, 2005
    Date of Patent: February 10, 2009
    Assignee: Infineon Technologies AG
    Inventors: Roman Knoefler, Armin Tilke
  • Publication number: 20090001502
    Abstract: Semiconductor devices and methods of manufacture thereof are disclosed. In a preferred embodiment, a semiconductor device includes a workpiece having a buried layer disposed beneath a top portion of the workpiece. An isolation ring structure is disposed within the top portion of the workpiece extending completely through at least a portion of the buried layer, the isolation ring structure comprising a ring having an interior region. A diffusion confining structure is disposed within the interior region of the isolation ring structure. A conductive region is disposed within the top portion of the workpiece within a portion of the interior of the isolation ring structure, the conductive region comprising at least one dopant element implanted and diffused into the top portion of the workpiece. The diffusion confining structure defines at least one edge of the conductive region, and the conductive region is coupled to the buried layer.
    Type: Application
    Filed: June 29, 2007
    Publication date: January 1, 2009
    Inventors: Armin Tilke, Cajetan Wagner, Lincoln O'Riain
  • Publication number: 20080290448
    Abstract: Semiconductor devices and methods of manufacture thereof are disclosed. In a preferred embodiment, a semiconductor device includes a workpiece and a trench formed within the workpiece. The trench has an upper portion and a lower portion, the upper portion having a first width and the lower portion having a second width, the second width being greater than the first width. A first material is disposed in the lower portion of the trench at least partially in regions where the second width of the lower portion is greater than the first width of the upper portion. A second material is disposed in the upper portion of the trench and at least in the lower portion of the trench beneath the upper portion.
    Type: Application
    Filed: May 22, 2007
    Publication date: November 27, 2008
    Inventors: Armin Tilke, Frank Huebinger, Hermann Wendt
  • Patent number: 7452804
    Abstract: In a method of fabricating a semiconductor device, a liner is deposited over a conductive region of a wafer and a stencil layer is deposited over the liner. The stencil layer and the liner are etched to form a stencil pattern for a conductive layer. A second liner is deposited over exposed surfaces of the stencil pattern, and the exposed horizontal surfaces of the second liner are removed by sputtering. A low-k dielectric layer is then deposited over the wafer, and the wafer is planarized down to the stencil pattern by chemical-mechanical polishing. The stencil pattern is removed with a wet etch to form an aperture in the wafer exposing the liner and remaining portions of the second liner. Metal is deposited in the aperture, and the surface of the wafer is replanarized by chemical-mechanical polishing to produce a planar surface for additional metallization layers that may be deposited.
    Type: Grant
    Filed: August 16, 2005
    Date of Patent: November 18, 2008
    Assignee: Infineon Technologies AG
    Inventors: Michael Beck, Bee Kim Hong, Armin Tilke, Hermann Wendt
  • Publication number: 20080254204
    Abstract: In an embodiment of the invention, an amorphous phase dielectric material is selectively formed over a substrate. The amorphous phase dielectric material is then converted into a crystalline phase dielectric material.
    Type: Application
    Filed: April 16, 2007
    Publication date: October 16, 2008
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Chris Stapelmann, Gert Jaschke, Armin Tilke
  • Publication number: 20080108219
    Abstract: An integrated circuit interconnect structure includes a conductive line, a first barrier layer disposed on a bottom surface of conductive line, a second barrier layer disposed on the top surface of the conductive line, and an interlevel dielectric surrounding the conductive line.
    Type: Application
    Filed: November 3, 2006
    Publication date: May 8, 2008
    Inventors: Frank Huebinger, Moosung Chae, Armin Tilke, Hermann Wendt
  • Publication number: 20070224747
    Abstract: Method and systems for producing a semiconductor circuit arrangement are disclosed. In one implementation, after a formation of a first electrically conductive layer at the surface of a semiconductor substrate for the purpose of realizing a base connection layer and a first split gate layer, an implantation mask is formed for the purpose of carrying out a first collector implantation for the purpose of forming a collector connection zone. After the formation of a hard mask layer and a first etching mask, the hard mask layer is patterned and an emitter window is uncovered using the patterned hard mask layer. Using the patterned hard mask layer a second collector implantation is effected for the purpose of forming a collector zone, a base layer being formed in the region of the emitter window.
    Type: Application
    Filed: October 25, 2006
    Publication date: September 27, 2007
    Inventors: Markus Rochel, Armin Tilke, Cajetan Wagner
  • Publication number: 20070205489
    Abstract: Methods of fabricating isolation regions of semiconductor devices and structures thereof are disclosed. In a preferred embodiment, a semiconductor device includes a workpiece and at least one trench formed in the workpiece. The at least one trench includes sidewalls, a bottom surface, a lower portion, and an upper portion. A first liner is disposed over the sidewalls and the bottom surface of the at least one trench. A second liner is disposed over the first liner in the lower portion of the at least one trench. A first insulating material is disposed over the second liner in the lower portion of the at least one trench. A second insulating material is disposed over the first insulating material in the upper portion of the at least one trench. The first liner, the second liner, the first insulating material, and the second insulating material comprise an isolation region of the semiconductor device.
    Type: Application
    Filed: March 1, 2006
    Publication date: September 6, 2007
    Inventors: Armin Tilke, Marcus Culmsee, Chris Stapelmann, Bee Hong, Roland Hampp
  • Publication number: 20070161176
    Abstract: Method for producing a planar spacer, an associated bipolar transistor and an associated BiCMOS circuit arrangement. The invention relates to a method for production of a planar spacer, of an associated bipolar transistor and of an associated BiCMOS circuit arrangement, in which first and second spacer layers are formed after the formation of a sacrificial mask on a mount substrate. A first anisotropic etching process of the second spacer layer is carried out to produce auxiliary spacers. A second anisotropic etching step is then carried out, in order to produce the planar spacers, using the auxiliary spacers as an etch mask.
    Type: Application
    Filed: October 27, 2006
    Publication date: July 12, 2007
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Claus Dahl, Armin Tilke
  • Publication number: 20070148921
    Abstract: A method of making a semiconductor device begins with a semiconductor wafer that includes a first semiconductor layer overlying a second semiconductor layer. A first trench is etched in the semiconductor wafer. The first trench is filled with insulating material. A second trench is etched within the first trench and through the insulating material, such that insulating material remains along sidewalls of the first trench. The second trench exposes a portion of the second insulating layer. A semiconductor layer can then be grown within the second trench using the second semiconductor layer as a seed layer.
    Type: Application
    Filed: December 23, 2005
    Publication date: June 28, 2007
    Inventors: Jiang Yan, Danny Shum, Armin Tilke
  • Publication number: 20070145481
    Abstract: A silicon-on-insulator device having multiple crystal orientations is disclosed. In one embodiment, the silicon-on-insulator device includes a substrate layer, an insulating layer disposed on the substrate layer, a first silicon layer, and a strained silicon layer. The first silicon layer has a first crystal orientation and is disposed on a portion of the insulating layer, and the strained silicon layer is disposed on another portion of the insulating layer and has a crystal orientation different from the first crystal orientation.
    Type: Application
    Filed: December 22, 2005
    Publication date: June 28, 2007
    Inventors: Armin Tilke, Jiang Yan, Matthias Hierlemann
  • Publication number: 20070141852
    Abstract: Methods of fabricating isolation regions of semiconductor devices and structures thereof are disclosed. A preferred embodiment includes forming at least one trench in a workpiece, and forming a thin nitride liner over sidewalls and a bottom surface of the at least one trench and over a top surface of the workpiece using atomic layer deposition (ALD). An insulating material is deposited over the top surface of the workpiece, filling the at least one trench. At least a portion of the insulating material is removed from over the top surface of the workpiece. After removing the at least a portion of insulating material from over the top surface of the workpiece, the thin nitride liner in the at least one trench is at least coplanar with the top surface of the workpiece. The thin nitride liner and the insulating material form an isolation region of the semiconductor device.
    Type: Application
    Filed: December 20, 2005
    Publication date: June 21, 2007
    Inventors: Chris Stapelmann, Armin Tilke
  • Publication number: 20070059897
    Abstract: Methods of forming and structures for isolation structures for semiconductor devices are disclosed. The isolation structures are wider at the bottom than at the top, providing the ability to further scale the size of semiconductor devices. A first etch process is used to form a first trench portion, and a second etch process or an oxidation process is used to form a second trench portion beneath the first trench portion. The second trench portion is wider than the first trench portion. A liner may form during the first trench portion on the sidewalls of the first trench portion that protects the first trench portion sidewalls during the second etch process, in one embodiment. Alternatively, a liner may be deposited on the sidewalls of the first trench portion, in another embodiment.
    Type: Application
    Filed: September 9, 2005
    Publication date: March 15, 2007
    Inventors: Armin Tilke, Bee Hong
  • Publication number: 20070057307
    Abstract: Flash memory device structures and methods of manufacture thereof are disclosed. The flash memory devices are manufactured on silicon-on-insulator (SOI) substrates. Shallow trench isolation (STI) regions and the buried oxide layer of the SOI substrate are used to isolate adjacent devices from one another. The methods of manufacture require fewer lithography masks and may be implemented in stand-alone flash memory devices, embedded flash memory devices, and system on a chip (SoC) flash memory devices.
    Type: Application
    Filed: September 9, 2005
    Publication date: March 15, 2007
    Inventors: Danny Shum, Armin Tilke, Jiang Yan
  • Publication number: 20070042588
    Abstract: In a method of fabricating a semiconductor device, a liner is deposited over a conductive region of a wafer and a stencil layer is deposited over the liner. The stencil layer and the liner are etched to form a stencil pattern for a conductive layer. A second liner is deposited over exposed surfaces of the stencil pattern, and the exposed horizontal surfaces of the second liner are removed by sputtering. A low-k dielectric layer is then deposited over the wafer, and the wafer is planarized down to the stencil pattern by chemical-mechanical polishing. The stencil pattern is removed with a wet etch to form an aperture in the wafer exposing the liner and remaining portions of the second liner. Metal is deposited in the aperture, and the surface of the wafer is replanarized by chemical-mechanical polishing to produce a planar surface for additional metallization layers that may be deposited.
    Type: Application
    Filed: August 16, 2005
    Publication date: February 22, 2007
    Inventors: Michael Beck, Bee Hong, Armin Tilke, Hermann Wendt
  • Publication number: 20070012960
    Abstract: An embodiment of the invention provides a semiconductor fabrication method. The method comprises forming a strained channel region in semiconductor devices. Embodiments include forming a stressor layer over an amorphous portion of the semiconductor device at an intermediate stage of fabrication. The device is masked and strain in a portion of the stressor layer is relaxed. Recrystallizing the amorphous portion of the intermediate device transfers strain from the stressor to the substrate. At least a portion of the strain remains in the substrate through subsequent device fabrication, thereby improving performance of the completed device. In other embodiments, a tensile stressor layer is formed over a first portion of the device, and a compressive stressor layer is formed over a second portion. A tensile stressor layer forms a compressive channel in a PMOS device, and a compressive stressor forms a tensile channel in an NMOS device.
    Type: Application
    Filed: July 13, 2005
    Publication date: January 18, 2007
    Inventors: Roman Knoefler, Armin Tilke
  • Publication number: 20060267134
    Abstract: Deep trench isolation structures and methods of formation thereof are disclosed. Several methods of and structures for increasing the threshold voltage of a parasitic transistor formed proximate deep trench isolation structures are described, including implanting a channel stop region into the bottom surface of the deep trench isolation structures, partially filling a bottom portion of the deep trench isolation structures with an insulating material, and/or filling at least a portion of the deep trench isolation structures with a doped polysilicon material.
    Type: Application
    Filed: March 3, 2006
    Publication date: November 30, 2006
    Inventors: Armin Tilke, Danny Shum, Laura Pescini, Ronald Kakoschke, Karl Strenz, Martin Stiftinger
  • Publication number: 20060189045
    Abstract: A method for fabricating a sublithographic contact structure in a memory cell in a semiconductor component is disclosed. In one embodiment, the method includes forming a trench structure having first spacers on walls of the trench structure, a first sublithographic dimension being formed in a region between the first spacers situated on mutually opposite walls in at least one direction parallel to a wafer surface. The insulator layer is etched in a region between the first spacers situated on mutually opposite walls for forming a first passage hole, the first spacers being used as an etching mask. A layer made of an electrically conductive material is deposited at least over the first passage hole and partially etching back the layer made of the electrically conductive material in the first passage hole forming a first contact electrode.
    Type: Application
    Filed: January 13, 2006
    Publication date: August 24, 2006
    Inventors: Danny Pak-Chum Shum, Armin Tilke
  • Patent number: 7091100
    Abstract: In the inventive method of producing a base terminal structure for a bipolar transistor, an etch stop layer is applied on a single-crystal semiconductor substrate, a poly-crystal base terminal layer is produced on the etch stop layer and an emitter window is etched in the base terminal layer using the etch stop layer as an etch stop.
    Type: Grant
    Filed: August 12, 2004
    Date of Patent: August 15, 2006
    Assignee: Infineon Technologies AG
    Inventors: Uwe Rudolph, Martin Seck, Armin Tilke
  • Patent number: 7060583
    Abstract: In the inventive method for manufacturing a bipolar transistor having a polysilicon emitter, a collector region of a first conductivity type and, adjoining thereto, a basis region of a second conductivity type will be generated at first. At least one layer of an insulating material will now be applied, wherein the at least one layer is patterned such that at least one section of the basis region is exposed. Next, a layer of a polycrystalline semiconductor material of the first conductivity type, which is heavily doped with doping atoms, will be generated such that the exposed section is essentially covered. Now, a second layer of a highly conductive material on the layer of the polycrystalline semiconductor material will be generated in order to form an emitter double layer with the same.
    Type: Grant
    Filed: January 13, 2004
    Date of Patent: June 13, 2006
    Assignee: Infineon Technologies AG
    Inventors: Jakob Kriz, Martin Seck, Armin Tilke