Patents by Inventor Atsushi Yagishita

Atsushi Yagishita has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070023795
    Abstract: A semiconductor device includes a metal oxide semiconductor (MOS) transistor including two source/drain regions located at a surface layer side of the semiconductor substrate, a stress-inducing film formed so as to cover the source/drain region of the MOS transistor, the stress-inducing film applying stress to a channel region formed between the source/drain regions and having an opening corresponding to an electrical connection region of the source/drain regions, the opening having a first dimension with respect to a propagation direction of a charge carrier moving within the channel region of the MOS transistor and a second dimension with respect to a direction perpendicular to the propagation direction of the MOS transistor, the first dimension being larger than the second dimension.
    Type: Application
    Filed: July 14, 2006
    Publication date: February 1, 2007
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Hajime Nagano, Atsushi Yagishita
  • Publication number: 20070004117
    Abstract: A method of manufacturing a semiconductor device includes forming a plurality of Fins including a semiconductor material on an insulation layer; forming gate insulation films on sidewalls of the Fins; forming a gate electrode which extends in a direction of arrangement of the Fins and which is electrically insulated from the Fins, the gate electrode is common in the Fins on the gate insulation film; implanting an impurity into portions of the Fins by using the gate electrode as a mask to form a source-drain diffusion layer, the portions of the Fins extending on both sides of the gate electrodes; and depositing a conductive material on both sides of the Fins to connect the Fins to each other.
    Type: Application
    Filed: June 13, 2006
    Publication date: January 4, 2007
    Inventor: Atsushi Yagishita
  • Publication number: 20060273413
    Abstract: There are provided: a semiconductor substrate including first and second device regions isolated by device isolation regions; a first gate insulating film of a high-k material formed in the first device region; a first gate electrode formed on the first gate insulating film; first source and drain regions formed at both sides of the first gate electrode in the first device region; a second gate insulating film of a high-k material which is different from the high-k material of the first gate insulating film, the second gate insulating film being formed in the second device region; a second gate electrode formed on the second gate insulating film; and second source and drain regions formed at both sides of the second gate electrode in the second device region.
    Type: Application
    Filed: July 21, 2005
    Publication date: December 7, 2006
    Inventors: Motoyuki Sato, Katsuyuki Sekine, Kazuaki Nakajima, Tomohiro Saito, Kazuhiro Eguchi, Atsushi Yagishita
  • Publication number: 20060275988
    Abstract: According to the present invention, there is provided a semiconductor device fabrication method, comprising: depositing a mask material on a semiconductor substrate; patterning the mask material and forming a trench in a surface portion of the semiconductor substrate by etching, thereby forming a first projection in a first region, and a second projection wider than the first projection in a second region; burying a device isolation insulating film in the trench; etching away a predetermined amount of the device isolation insulating film formed in the first region; etching away the mask material formed in the second region; forming a first gate insulating film on a pair of opposing side surfaces of the first projection, and a second gate insulating film on an upper surface of the second projection; depositing a first gate electrode material on the device isolation insulating film, mask material, and second gate insulating film; planarizing the first gate electrode material by using as stoppers the mask materi
    Type: Application
    Filed: April 17, 2006
    Publication date: December 7, 2006
    Inventors: Atsushi Yagishita, Akio Kaneko, Kazunari Ishimaru
  • Publication number: 20060194378
    Abstract: According to the present invention, there is provided a semiconductor device having: first and second fins formed on a semiconductor substrate to oppose each other, and made of a semiconductor layer; an active region which is formed on the semiconductor substrate so as to be connected to the first and second fins, and supplies a predetermined voltage to the first and second fins; and a gate electrode formed on an insulating film formed on the semiconductor substrate, in a position separated from the active region by a predetermined spacing, so as to cross the first and second fins, wherein in the active region, a predetermined portion between a first portion connected to the first fin and a second portion connected to the second fin is removed.
    Type: Application
    Filed: April 27, 2006
    Publication date: August 31, 2006
    Applicant: Kabushiki Kaisha Toshiba
    Inventor: Atsushi Yagishita
  • Patent number: 7064024
    Abstract: According to the present invention, there is provided a semiconductor device having: first and second fins formed on a semiconductor substrate to oppose each other, and made of a semiconductor layer; an active region which is formed on the semiconductor substrate so as to be connected to the first and second fins, and supplies a predetermined voltage to the first and second fins; and a gate electrode formed on an insulating film formed on the semiconductor substrate, in a position separated from the active region by a predetermined spacing, so as to cross the first and second fins, wherein in the active region, a predetermined portion between a first portion connected to the first fin and a second portion connected to the second fin is removed.
    Type: Grant
    Filed: May 24, 2005
    Date of Patent: June 20, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Atsushi Yagishita
  • Publication number: 20060099749
    Abstract: According to the present invention, there is provided a semiconductor device having: first and second fins formed on a semiconductor substrate to oppose each other, and made of a semiconductor layer; an active region which is formed on the semiconductor substrate so as to be connected to the first and second fins, and supplies a predetermined voltage to the first and second fins; and a gate electrode formed on an insulating film formed on the semiconductor substrate, in a position separated from the active region by a predetermined spacing, so as to cross the first and second fins, wherein in the active region, a predetermined portion between a first portion connected to the first fin and a second portion connected to the second fin is removed.
    Type: Application
    Filed: May 24, 2005
    Publication date: May 11, 2006
    Inventor: Atsushi Yagishita
  • Publication number: 20060071291
    Abstract: A semiconductor device includes a semiconductor substrate, and a MOS transistor provided on the semiconductor substrate and having a channel type of a first conductivity, the MOS transistor comprising a semiconductor region of the first conductivity type including first and second channel regions, gate insulating films provided on the first and second channel regions, a gate electrode provided on the gate insulating films, and first and second source/drain regions which are located at a distance from each other so as to sandwich the first and second channel regions, the first and second source/drain regions contacting the semiconductor region of the first conductivity type and forming a Schottky junction.
    Type: Application
    Filed: September 28, 2005
    Publication date: April 6, 2006
    Inventor: Atsushi Yagishita
  • Publication number: 20060011986
    Abstract: A semiconductor device comprises an island shaped channel layer formed on a substrate, the channel later being composed of a semiconductor material, a gate insulation film formed on the channel layer, a gate electrode formed on the gate insulation film, an insulation film formed on both side faces opposite to one direction of the channel layer, a source electrode and a drain electrode made of a metal material and formed on a side face of the insulation layer.
    Type: Application
    Filed: April 28, 2005
    Publication date: January 19, 2006
    Inventor: Atsushi Yagishita
  • Patent number: 6979846
    Abstract: A semiconductor device comprises a support layer made of semiconductor, a diffusion layer formed by implanting impurities in a surface layer of the support layer, a buried insulating layer provided on the diffusion layer, an island-like active layer provided on the buried insulating layer, a channel region formed in the active layer, source and drain regions formed in the active layer, sandwiching the channel region, a gate insulating film formed on the channel region, a gate electrode formed on the gate insulating film and on side surfaces of the island-like active layer, and insulated and isolated from the channel, source, and drain regions, and an electrode connected to the active layer.
    Type: Grant
    Filed: May 13, 2003
    Date of Patent: December 27, 2005
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Atsushi Yagishita, Ichiro Mizushima, Tsutomu Sato
  • Publication number: 20050253196
    Abstract: A semiconductor device comprises a support layer made of semiconductor, a diffusion layer formed by implanting impurities in a surface layer of the support layer, a buried insulating layer provided on the diffusion layer, an island-like active layer provided on the buried insulating layer, a channel region formed in the active layer, source and drain regions formed in the active layer, sandwiching the channel region, a gate insulating film formed on the channel region, a gate electrode formed on the gate insulating film and on side surfaces of the island-like active layer, and insulated and isolated from the channel, source, and drain regions, and an electrode connected to the active layer.
    Type: Application
    Filed: May 26, 2005
    Publication date: November 17, 2005
    Inventors: Atsushi Yagishita, Ichiro Mizushima, Tsutomu Sato
  • Publication number: 20050205938
    Abstract: A semiconductor device comprises a p-type semiconductor region provided in a semiconductor substrate, an n-type semiconductor region provided in the semiconductor substrate and being in contact with the p-type semiconductor region, an n-type source region and an n-type drain region between which the p-type semiconductor region is sandwiched, a p-type source region and a p-type drain region between which the n-type semiconductor region is sandwiched, a gate insulating film formed on the p-type semiconductor region and the n-type semiconductor region, and a gate electrode formed on the gate insulating film and electrically connected to the p-type semiconductor region and the n-type semiconductor region.
    Type: Application
    Filed: January 5, 2005
    Publication date: September 22, 2005
    Inventor: Atsushi Yagishita
  • Publication number: 20050202618
    Abstract: A manufacturing method of a semiconductor device disclosed herein comprises: forming a convex first protrusion; forming a first film, of which a surface is higher than the first protrusion; forming a mask portion on the first film; and etching the first film with the mask portion as a mask.
    Type: Application
    Filed: February 16, 2005
    Publication date: September 15, 2005
    Inventor: Atsushi Yagishita
  • Publication number: 20050167766
    Abstract: A semiconductor device includes a semiconductor substrate containing silicon, a p-type semiconductor active region formed on the semiconductor substrate, a first gate insulating film containing at least one of Zr and Hf and formed on the p-type semiconductor active region, a first gate electrode formed on the first gate insulating film and formed of first silicide containing silicon and a first metal material and having a work function level lower than the central position of a band gap of the p-type semiconductor active region, and a first source region and first drain region configured by a second silicide containing silicon and the first metal material and formed to sandwich the p-type semiconductor active region.
    Type: Application
    Filed: June 24, 2004
    Publication date: August 4, 2005
    Inventor: Atsushi Yagishita
  • Patent number: 6919260
    Abstract: A semiconductor substrate having a shallow trench isolation (STI) structure and a method of manufacturing the same are provided, i.e., an isolation substrate in which grooves are selectively formed at predetermined locations of the semiconductor substrate and oxide films using organic silicon source as material are buried in the grooves as buried oxide films. The present invention is characterized in that the buried oxide films are annealed at a predetermined temperature within the range of 1100 to 1350° C. before or after planarization of the semiconductor substrate such that ring structures of more than 5-fold ring and ring structures of less than 4-fold ring are formed at predetermined rates in the buried oxide films. The above annealing allows stress of the oxide film buried in the grooves to be relaxed. Hence, the generation of dislocation is suppressed.
    Type: Grant
    Filed: July 21, 1999
    Date of Patent: July 19, 2005
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Kaori Umezawa, Norihiko Tsuchiya, Yoshiaki Matsushita, Hiroyuki Kamijou, Atsushi Yagishita, Tsunehiro Kita
  • Publication number: 20050093035
    Abstract: Dummy gate patterns 111, 112 are formed on a silicon active layer 103 of an SOI substrate, and thereafter, these dummy gate patterns 111, 112 are removed to form gate grooves 130, 132. A threshold voltage of each transistor is adjusted by etching a silicon active layer 103 in any one of these gate, grooves 130, 132 to reduce a thickness of a portion constituting a channel region. This enables the enhancement of freedom degree and so on in circuit designing according to conditions.
    Type: Application
    Filed: November 19, 2004
    Publication date: May 5, 2005
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Atsushi Yagishita, Tomohiro Saito
  • Patent number: 6887747
    Abstract: There is disclosed a semiconductor device in which a device isolating insulating film is formed in a periphery of a device region of a semiconductor silicon substrate device region. A side wall insulating film formed of a silicon nitride film is formed to cover the periphery of a channel region on the silicon substrate. A Ta2O5 film, and a metal gate electrode are formed inside a trench whose side wall is formed of the side wall insulating film. An interlayer insulating film is formed on the device isolating insulating film. A Schottky source/drain formed of silicide is formed on the silicon substrate in a bottom portion of the trench whose side wall is formed of the side wall insulating film and interlayer insulating film. A source/drain electrode is formed on the Schottky source/drain.
    Type: Grant
    Filed: July 26, 2002
    Date of Patent: May 3, 2005
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Atsushi Yagishita, Kouji Matsuo
  • Patent number: 6879001
    Abstract: Dummy gate patterns 111, 112 are formed on a silicon active layer 103 of an SOI substrate, and thereafter, these dummy gate patterns 111, 112 are removed to form gate grooves 130, 132. A threshold voltage of each transistor is adjusted by etching a silicon active layer 103 in any one of these gate grooves 130, 132 to reduce a thickness of a portion constituting a channel region. This enables the enhancement of freedom degree and so on in circuit designing according to conditions.
    Type: Grant
    Filed: March 21, 2003
    Date of Patent: April 12, 2005
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Atsushi Yagishita, Tomohiro Saito
  • Patent number: 6815279
    Abstract: A semiconductor device in which an NMOSFET and a PMOSFET are formed in a silicon substrate, wherein the gate electrodes of NMOSFET and PMOSFET are made of metallic materials, an Si—Ge layer is formed in at least part of the surface regions including the respective channel layers of the NMOSFET and PMOSFET, and the concentration of Ge in the channel layer of the NMOSFET is lower than the concentration of Ge in the channel layer of the PMOSFET.
    Type: Grant
    Filed: July 19, 2001
    Date of Patent: November 9, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Atsushi Yagishita, Kouji Matsuo
  • Patent number: 6812535
    Abstract: A method of manufacturing a semiconductor device, includes the steps of forming a disposable gate on a semiconductor substrate in a region where a gate electrode is to be formed, forming a sidewall spacer on a sidewall of the disposable gate, forming a source and drain in the semiconductor substrate using the disposable gate and the sidewall spacer as a mask, forming an interlevel insulating film on the semiconductor substrate so as to cover the disposable gate, planarizing an upper surface of the interlevel insulating film to expose upper surfaces of the disposable gate and the sidewall spacer, removing the disposable gate to form a trench portion having a side surface formed from the sidewall spacer and a bottom surface formed from the semiconductor substrate, depositing a gate insulating film on the semiconductor substrate so as to cover the bottom surface and side surface of the trench portion, forming a gate electrode buried in the trench portion, and removing the sidewall spacer and the gate insulating
    Type: Grant
    Filed: July 8, 2003
    Date of Patent: November 2, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Atsushi Yagishita, Kazuaki Nakajima