Patents by Inventor Beak-Hyung Cho

Beak-Hyung Cho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7215592
    Abstract: A memory device includes a plurality of blocks, with each block having a respective array of memory cells and respective local word lines. The memory device also includes a respective switching device coupled between each local word line and a common voltage node. A global word line driver controls the respective switching devices to turn on for respective local word lines in a row across the blocks including an accessed memory cell. Thus, the common voltage node is in the current path of the accessed memory cell with minimized layout area and resistance of the current path.
    Type: Grant
    Filed: January 12, 2005
    Date of Patent: May 8, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Beak-Hyung Cho, Du-Eung Kim
  • Publication number: 20060291277
    Abstract: A phase change memory device has a word line driver layout which allows for a reduction in the size a core area of the device. In one aspect, phase change memory device includes a plurality of memory cell blocks sharing a word line, and a plurality of word line drivers driving the word line. Each of the word line drivers includes a precharge device for precharging the word line and a discharge device for discharging the word line, and where the precharge device and the discharge device are alternately located between the plurality of memory cell blocks.
    Type: Application
    Filed: December 23, 2005
    Publication date: December 28, 2006
    Inventors: Beak-hyung Cho, Kwang-jin Lee, Mu-hui Park
  • Publication number: 20060285380
    Abstract: A phase change memory device includes a phase change memory cell block having alternating odd-numbered and even-numbered local bit lines, a global bit line, a plurality of first bit line selection circuits, and a plurality of second bit line selection circuits. The plurality of first bit line selection circuits are located at a first side of the phase change memory cell block and selectively connect respective odd-numbered local bit lines to the global bit line. The plurality of second bit line selection circuits are located at second side of the phase change memory cell block (opposite the first side) and selectively connect respective even-numbered local bit lines to the global bit line.
    Type: Application
    Filed: December 23, 2005
    Publication date: December 21, 2006
    Inventors: Beak-hyung Cho, Du-eung Kim, Byung-gil Choi, Choong-keun Kwak
  • Publication number: 20060274574
    Abstract: A phase-change cell memory device includes a plurality of phase-change memory cells, an address circuit, a write driver, and a write driver control circuit. The phase-change memory cells each include a volume of material that is programmable between amorphous and crystalline states. The address circuit selects at least one of the memory cells, and the write driver generates a reset pulse current to program a memory cell selected by the address circuit into the amorphous state, and a set pulse current to program the memory cell selected by the address circuit into the crystalline state. The write driver control circuit varies at least one of a pulse width and a pulse count of at least one of the reset and set pulse currents according to a load between the write driver and the memory cell selected by the address circuit.
    Type: Application
    Filed: August 11, 2006
    Publication date: December 7, 2006
    Inventors: Byung-Gil Choi, Choong-Keun Kwak, Du-Eung Kim, Beak-Hyung Cho
  • Publication number: 20060256612
    Abstract: A method and device for driving the word lines of a phase change memory device is provided. The method may include applying a first voltage level to non-selected word lines and a second voltage level to selected word lines during a normal operational mode, and placing the word lines in a floating state during a standby operational mode. The phase change memory device may include a plurality of word line drive circuits for driving corresponding word lines, where each of the plurality of word line drive circuits includes a drive unit which sets a corresponding word line to a first voltage level or a second voltage level in response to a first control signal, and a mode selector which selectively applies the first voltage level to the driving unit according to an operational mode of the phase change memory device.
    Type: Application
    Filed: December 19, 2005
    Publication date: November 16, 2006
    Inventors: Beak-hyung Cho, Jong-soo Seo, Du-eung Kim, Woo-yeong Cho
  • Publication number: 20060250885
    Abstract: A firing method of a phase change memory device and a phase change memory capable of effectively performing a firing operation are described. The phase change memory device includes a plurality of memory cell array blocks, a counter clock generation unit, a decoding unit, and a driving unit. Each memory cell array block has phase change memory cells. The counter clock generation unit outputs first through third counter clock signals in response to an external clock signal and a firing mode signal, wherein the first through third counter clock signals have different cycles. The decoding unit, in response to the first through third counter clock signals, outputs a block address which selects one of the plurality of memory cell array blocks, word line addresses which enable word lines of the selected memory cell array block, and a redundant word line address which enables a redundant word line of the selected memory cell array block.
    Type: Application
    Filed: July 10, 2006
    Publication date: November 9, 2006
    Inventors: Beak-hyung Cho, Du-eung Kim, Choong-Keun Kwak
  • Patent number: 7126847
    Abstract: In the method of programming a phase change memory cell, having a lower resistive state and a higher resistive state, to the lower resistive state, the memory cell is heated to first temperature. Subsequently, the memory cell is heated to second temperature, which is greater than the first temperature.
    Type: Grant
    Filed: April 12, 2006
    Date of Patent: October 24, 2006
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Yong-ho Ha, Beak-hyung Cho, Ji-hye Yi
  • Patent number: 7126846
    Abstract: In the method of programming a phase change memory cell, having a lower resistive state and a higher resistive state, to the lower resistive state, the memory cell is heated to first temperature. Subsequently, the memory cell is heated to second temperature, which is greater than the first temperature.
    Type: Grant
    Filed: April 12, 2006
    Date of Patent: October 24, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-ho Ha, Beak-hyung Cho, Ji-hye Yi
  • Publication number: 20060215440
    Abstract: Phase-changeable random access memory (PRAM) devices include a plurality of rows and columns of PRAM memory cells therein and at least one local bit line electrically coupled to a column of the PRAM memory cells. First and second bit line selection circuits are provided to increase the rate at which the at least one local bit line can be accessed and driven with a bit line signal. These first and second bit line selection circuits are configured to electrically connect first and second ends of the at least one local bit line to a global bit line during an operation to read data from a selected one of the PRAM memory cells in the column.
    Type: Application
    Filed: February 6, 2006
    Publication date: September 28, 2006
    Inventors: Beak-hyung Cho, Du-eung Kim, Choong-keun Kwak, Hyung-rok Oh, Woo-yeong Cho
  • Publication number: 20060215435
    Abstract: According to one embodiment, at least a portion of the phase change material including a first crystalline phase is converted to one of a second crystalline phase and an amorphous phase. The second crystalline phase transitions to the amorphous phase more easily than the first crystalline phase. For example the first crystalline phase may be a hexagonal closed packed structure and the first crystalline phase may be a face centered cubic structure.
    Type: Application
    Filed: May 30, 2006
    Publication date: September 28, 2006
    Inventors: Chang-Wook JEONG, Jun-Hyok Kong, Ji-Hye Yi, Beak-Hyung Cho
  • Publication number: 20060209616
    Abstract: A semiconductor memory device includes a plurality of wordline driving circuits adapted to control the voltage level of a sub-wordline in response to a logic state of a global wordline and an address signal. The wordline driving circuit comprises first and second transistors configured to maintain the sub-wordline at a first voltage level when the global wordline and the address signal have a first logic state and at a second voltage level when the global wordline or the address signal have a second logic state.
    Type: Application
    Filed: December 29, 2005
    Publication date: September 21, 2006
    Inventors: Hye-jin Kim, Du-eung Kim, Beak-hyung Cho, Hyung-rok Oh
  • Patent number: 7110286
    Abstract: A phase-change cell memory device includes a plurality of phase-change memory cells, an address circuit, a write driver, and a write driver control circuit. The phase-change memory cells each include a volume of material that is programmable between amorphous and crystalline states. The address circuit selects at least one of the memory cells, and the write driver generates a reset pulse current to program a memory cell selected by the address circuit into the amorphous state, and a set pulse current to program the memory cell selected by the address circuit into the crystalline state. The write driver control circuit varies at least one of a pulse width and a pulse count of at least one of the reset and set pulse currents according to a load between the write driver and the memory cell selected by the address circuit.
    Type: Grant
    Filed: August 17, 2004
    Date of Patent: September 19, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Gil Choi, Choong-Keun Kwak, Du-Eung Kim, Beak-Hyung Cho
  • Publication number: 20060186483
    Abstract: Phase change memory devices having cell diodes and related methods are provided, where the phase change memory devices include a semiconductor substrate of a first conductivity type and a plurality of parallel word lines disposed on the semiconductor substrate, the word lines have a second conductivity type different from the first conductivity type and have substantially flat top surfaces, a plurality of first semiconductor patterns are one-dimensionally arrayed on each word line along a length direction of the word line, the first semiconductor patterns have the first conductivity type or the second conductivity type, second semiconductor patterns having the first conductivity type are stacked on the first semiconductor patterns, an insulating layer is provided on the substrate having the second semiconductor patterns, the insulating layer fills gap regions between the word lines, gap regions between the first semiconductor patterns and gap regions between the second semiconductor patterns, a plurality of p
    Type: Application
    Filed: December 30, 2005
    Publication date: August 24, 2006
    Inventors: Woo-Yeong Cho, Du-Eung Kim, Yun-Seung Shin, Hyun-Geun Byun, Sang-Beom Kang, Beak-Hyung Cho, Choong-Keun Kwak
  • Publication number: 20060181933
    Abstract: In the method of programming a phase change memory cell, having a lower resistive state and a higher resistive state, to the lower resistive state, the memory cell is heated to first temperature. Subsequently, the memory cell is heated to second temperature, which is greater than the first temperature.
    Type: Application
    Filed: April 12, 2006
    Publication date: August 17, 2006
    Inventors: Yong-ho Ha, Beak-hyung Cho, Ji-hye Yi
  • Publication number: 20060181931
    Abstract: In the method of programming a phase change memory cell, having a lower resistive state and a higher resistive state, to the lower resistive state, the memory cell is heated to first temperature. Subsequently, the memory cell is heated to second temperature, which is greater than the first temperature.
    Type: Application
    Filed: April 12, 2006
    Publication date: August 17, 2006
    Inventors: Yong-ho Ha, Beak-hyung Cho, Ji-hye Yi
  • Publication number: 20060164896
    Abstract: A method of biasing a memory cell array during a data writing operation and a semiconductor memory device are provided. The semiconductor memory device includes: a memory cell array including a plurality of memory cells in which a first terminal of a memory cell is connected to a corresponding first line among a plurality of first lines and a second terminal of a memory cell is connected to a corresponding second line among a plurality of second lines; and a bias circuit for biasing a selected second line to a first voltage and non-selected second lines to a second voltage.
    Type: Application
    Filed: January 9, 2006
    Publication date: July 27, 2006
    Inventors: Beak-Hyung Cho, Du-Eung Kim, Choong-Keun Kwak, Sang-Beom Kang, Woo-Yeong Cho, Hyung-Rok Oh
  • Patent number: 7082051
    Abstract: In the method of programming a phase change memory cell, having a lower resistive state and a higher resistive state, to the lower resistive state, the memory cell is heated to first temperature. Subsequently, the memory cell is heated to second temperature, which is greater than the first temperature.
    Type: Grant
    Filed: May 14, 2004
    Date of Patent: July 25, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-ho Ha, Beak-hyung Cho, Ji-hye Yi
  • Publication number: 20060120148
    Abstract: In a semiconductor memory device and method, phase-change memory cells are provided, each including a plurality of control transistors formed on different layers and variable resistance devices formed of a phase-change material. Each phase-change memory cell includes a plurality of control transistors formed on different layers, and a variable resistance device formed of a phase-change material. In one example, the number of the control transistors is two. The semiconductor memory device includes a global bit line; a plurality of local bit lines connected to or disconnected from the global bit line via local bit line selection circuits which correspond to the local bit lines, respectively; and a plurality of phase-change memory cell groups storing data while being connected to the local bit lines, respectively.
    Type: Application
    Filed: September 29, 2005
    Publication date: June 8, 2006
    Inventors: Sung-Min Kim, Eun-Jung Yun, Jong-Soo Seo, Du-Eung Kim, Beak-Hyung Cho, Byung-Seo Kim
  • Publication number: 20060109720
    Abstract: A writing driver circuit of a phase-change memory array which has a pulse selection circuit, a current control circuit, and a current drive circuit. The current control circuit receives a bias voltage, outputs a control signal at a second level during an enable duration of the reset pulse when the data is at a first level, and outputs a control signal at a first level during an enable duration of the set pulse when the data is at a second level. The current drive circuit outputs writing current to the phase-change memory array during the enable duration of the reset pulse or the set pulse. The writing driver circuit can select the reset pulse or the set pulse according to the logic level of the data, and control the level of current applied to the phase-change memory array according to the reset pulse or the set pulse.
    Type: Application
    Filed: January 4, 2006
    Publication date: May 25, 2006
    Inventors: Beak-hyung Cho, Woo-yeong Cho, Hyung-rok Oh
  • Publication number: 20060087876
    Abstract: A semiconductor memory device includes: phase-change memory cells whose states change to a set resistance state or a reset resistance state in response to an applied current pulse; a set pulse driving circuit outputting a set current pulse having first through n-th stages in response to a first control signal and a set control signal, wherein current amounts of the first through n-th stages are sequentially reduced and are all greater than a reference current amount; a reset pulse driving circuit outputting a reset current pulse in response to a second control signal; a pull-down device activating the set pulse driving circuit and the reset pulse driving circuit in response to a third control signal; and a write driver control circuit outputting the first through third control signals in response to write data, a set pulse width control signal, and a reset pulse width control signal.
    Type: Application
    Filed: October 20, 2005
    Publication date: April 27, 2006
    Inventors: Beak-hyung Cho, Sang-beom Kang, Hyung-rok Oh