Patents by Inventor Boaz Eitan

Boaz Eitan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060056240
    Abstract: The present invention is a method circuit and system for erasing one or more non-volatile memory (“NVM”) cells in an NVM array. One or more NVM cells of a memory array may be erased using an erase pulse produced by a controller and/or erase pulse source adapted to induce and/or invoke a substantially stable channel current in the one or more NVM cells during an erasure procedure.
    Type: Application
    Filed: April 3, 2005
    Publication date: March 16, 2006
    Applicant: Saifun Semiconductors, Ltd.
    Inventors: Assaf Shappir, Ilan Bloom, Boaz Eitan
  • Publication number: 20060018153
    Abstract: A method for reading a bit of a memory cell in a non-volatile memory (NVM) cell array, the method comprising providing a memory cell comprising a bit to be read and at least one other bit not to be read, and reading the bit to be read with respect to a multi-bit reference cell, the reference cell comprising a first bit at a first non-ground programmed state and a second bit at a second non-ground programmed state. Compared with the prior art, the present invention may enable achieving an improved sensing accuracy together with improved read disturb immunity.
    Type: Application
    Filed: August 1, 2005
    Publication date: January 26, 2006
    Applicant: Saifun Semiconductors, Ltd.
    Inventors: Eli Lusky, Boaz Eitan, Guy Cohen
  • Publication number: 20060007612
    Abstract: A method for protecting NROM devices from charge damage during process steps, the method including providing X-decoder structure for word line connections, wherein each word line is connected to a pair of transistors, a PMOS transistor T1 and an NMOS transistor T2, the PMOS transistors T1 sharing a common deep N well and the NMOS transistors T2 connected to a P well, wherein during negative charging, the NMOS transistors T2 shunt leakage current to ground, and during positive charging, the PMOS transistors T1 shunt leakage current to ground, providing an N+ tap connected to the N well and connecting the N+ tap to a positive voltage clamping device, and connecting all the P wells together to a common P+ tap and connecting the P+ tap to a negative voltage clamping device, wherein during process steps, the negative and positive voltage clamping devices direct leakage current to ground.
    Type: Application
    Filed: July 5, 2005
    Publication date: January 12, 2006
    Applicant: Saifun Semiconductors, Ltd.
    Inventors: Eli Lusky, Ilan Bloom, Assaf Shappir, Boaz Eitan
  • Patent number: 6954393
    Abstract: A method for reading a bit of a memory cell in a non-volatile memory (NVM) cell array, the method comprising providing a memory cell comprising a bit to be read and at least one other bit not to be read, and reading the bit to be read with respect to a multi-bit reference cell, the reference cell comprising a first bit at a first non-ground programmed state and a second bit at a second non-ground programmed state. Compared with the prior art, the present invention may enable achieving the same sensing accuracy with improved read disturb immunity.
    Type: Grant
    Filed: September 16, 2003
    Date of Patent: October 11, 2005
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eli Lusky, Boaz Eitan
  • Patent number: 6954382
    Abstract: A die for a memory array may store Flash and EEPROM bits in at least one Nitride Read Only Memory (NROM) array. Each array may store Flash, EEPROM or both types of bits.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: October 11, 2005
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan
  • Patent number: 6937521
    Abstract: A method for programming and erasing a memory array includes the step of adapting programming or erase pulses to the current state of the memory array. In one embodiment, the step of adapting includes the steps of determining the voltage level of the programming pulse used to program a fast bit of the memory array and setting an initial programming level of the memory array to a level in the general vicinity of the programming level of the fast bit. For erasure, the method includes the steps of determining erase conditions of the erase pulse used to erase a slowly erasing bit of said memory array and setting initial erase conditions of said memory array to the general vicinity of said erase conditions of said slowly erasing bit.
    Type: Grant
    Filed: May 28, 2002
    Date of Patent: August 30, 2005
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Dror Avni, Boaz Eitan
  • Patent number: 6928001
    Abstract: A method for programming and erasing a memory array includes the step of adapting programming or erase pulses to the current state of the memory array. In one embodiment, the step of adapting includes the steps of determining the voltage level of the programming pulse used to program a fast bit of the memory array and setting an initial programming level of the memory array to a level in the general vicinity of the programming level of the fast bit. For erasure, the method includes the steps of determining erase conditions of the erase pulse used to erase a slowly erasing bit of said memory array and setting initial erase conditions of said memory array to the general vicinity of said erase conditions of said slowly erasing bit.
    Type: Grant
    Filed: December 7, 2000
    Date of Patent: August 9, 2005
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Dror Avni, Boaz Eitan
  • Patent number: 6917544
    Abstract: A die for a memory array may store Flash and EEPROM bits in at least one Nitride Read Only Memory (NROM) array. Each array may store Flash, EEPROM or both types of bits.
    Type: Grant
    Filed: July 10, 2002
    Date of Patent: July 12, 2005
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan
  • Publication number: 20050117444
    Abstract: A die for a memory array may store Flash and EEPROM bits in at least one Nitride Read Only Memory (NROM) array. Each array may store Flash, EEPROM or both types of bits.
    Type: Application
    Filed: December 30, 2004
    Publication date: June 2, 2005
    Inventors: Eduardo Maayan, Boaz Eitan
  • Publication number: 20050117395
    Abstract: A method and a system for operating bits of memory cells in a memory array, the method including applying a first operating pulse to a terminal of a first cell, the first operating pulse is intended to place the first cell into a predefined state; and applying a second operating pulse to a terminal of a second cell in the set, the second operating pulse is intended to place the second cell to the predefined state, and the pulse characteristics of the second operating pulse are a function of the response of the first cell to the first operating pulse.
    Type: Application
    Filed: January 6, 2005
    Publication date: June 2, 2005
    Inventors: Eduardo Maayan, Boaz Eitan
  • Publication number: 20050111257
    Abstract: A non-volatile electrically erasable programmable read only memory (EEPROM) capable of storing two bit of information having a nonconducting charge trapping dielectric, such as silicon nitride, sandwiched between two silicon dioxide layers acting as electrical insulators is disclosed. The invention includes a method of programming, reading and erasing the two bit EEPROM device. The nonconducting dielectric layer functions as an electrical charge trapping medium. A conducting gate layer is placed over the upper silicon dioxide layer. A left and a right bit are stored in physically different areas of the charge trapping layer, near left and right regions of the memory cell, respectively. Each bit of the memory device is programmed in the conventional manner, using hot electron programming, by applying programming voltages to the gate and to either the left or the right region while the other region is grounded.
    Type: Application
    Filed: June 9, 2004
    Publication date: May 26, 2005
    Inventor: Boaz Eitan
  • Publication number: 20050105337
    Abstract: The present invention is a multi-phase method, circuit and system for programming non-volatile memory (“NVM”) cells in an NVM array. The present invention may include a controller to determine when, during a first programming phase, one or more NVM cells of a first set of cells reaches or exceeds to first intermediate voltage, and to cause a charge pump circuit to apply to a terminal of the one or more cells in the first set second phase programming pulses to induce relatively greater threshold voltage changes in cells having less stored charge than in cells having relatively more stored charge.
    Type: Application
    Filed: October 29, 2003
    Publication date: May 19, 2005
    Inventors: Guy Cohen, Boaz Eitan
  • Patent number: 6888757
    Abstract: A method for erasing a bit of a memory cell in a non-volatile memory cell array, the method comprising applying an erase pulse to at least one bit of at least one memory cell of the array, waiting a delay period wherein a threshold voltage of the at least one memory cell drifts to a different magnitude than at the start of the delay period, and after the delay period, erase verifying the at least one bit to determine if the at least one bit is less than a reference voltage level.
    Type: Grant
    Filed: September 8, 2003
    Date of Patent: May 3, 2005
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eli Lusky, Boaz Eitan
  • Patent number: 6885585
    Abstract: A NOR array includes a first plurality of word lines, a second plurality of bit lines and a third plurality of common lines. Each word line connects to the gates of a row of nitride read only memory (NROM) cells. Each bit line connects to one diffusion area of each NROM cell in a column of the NROM cells and each common line connects to the other diffusion areas of each NROM cell in a row of the NROM cells.
    Type: Grant
    Filed: December 20, 2001
    Date of Patent: April 26, 2005
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan
  • Publication number: 20050057953
    Abstract: A method for reading a bit of a memory cell in a non-volatile memory (NVM) cell array, the method comprising providing a memory cell comprising a bit to be read and at least one other bit not to be read, and reading the bit to be read with respect to a multi-bit reference cell, the reference cell comprising a first bit at a first non-ground programmed state and a second bit at a second non-ground programmed state. Compared with the prior art, the present invention may enable achieving the same sensing accuracy with improved read disturb immunity.
    Type: Application
    Filed: September 16, 2003
    Publication date: March 17, 2005
    Inventors: Eli Lusky, Boaz Eitan
  • Publication number: 20050058005
    Abstract: A method and a system for operating bits of memory cells in a memory array, the method including applying a first operating pulse to a terminal of a first cell, the first operating pulse is intended to place the first cell into a predefined state; and applying a second operating pulse to a terminal of a second cell in the set, the second operating pulse is intended to place the second cell to the predefined state, and the pulse characteristics of the second operating pulse are a function of the response of the first cell to the first operating pulse.
    Type: Application
    Filed: December 30, 2003
    Publication date: March 17, 2005
    Inventors: Assaf Shappir, Dror Avni, Boaz Eitan
  • Patent number: 6828625
    Abstract: A method for protecting a non-volatile memory device, the method including forming a non-volatile memory device including a polycide structure formed over a non-conducting charge trapping layer, and forming a protective layer over at least a portion of the polycide structure, the protective layer being adapted to absorb electromagnetic wave energy having a wavelength shorter than visible light. A device constructed in accordance with the method is also disclosed.
    Type: Grant
    Filed: July 8, 2002
    Date of Patent: December 7, 2004
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Iian Bloom, Boaz Eitan
  • Patent number: 6829172
    Abstract: A method for programming an NROM cell which includes the steps of applying a drain, a source and a gate voltage to the cell and verifying a programmed or a non-programmed state of the cell. If the cell is in the non-programmed state, the method includes the steps of increasing the drain voltage and maintaining the gate voltage at a constant level during at least a part of the step of increasing. The steps of applying, verifying, increasing and maintaining are repeated until the cell reaches the programmed state.
    Type: Grant
    Filed: May 28, 2002
    Date of Patent: December 7, 2004
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Ilan Bloom, Boaz Eitan, Zeev Cohen, David Finzi, Eduardo Maayan
  • Publication number: 20040222437
    Abstract: A method for programming and erasing a memory array includes the step of adapting programming or erase pulses to the current state of the memory array. In one embodiment, the step of adapting includes the steps of determining the voltage level of the programming pulse used to program a fast bit of the memory array and setting an initial programming level of the memory array to a level in the general vicinity of the programming level of the fast bit. For erasure, the method includes the steps of determining erase conditions of the erase pulse used to erase a slowly erasing bit of said memory array and setting initial erase conditions of said memory array to the general vicinity of said erase conditions of said slowly erasing bit.
    Type: Application
    Filed: December 7, 2000
    Publication date: November 11, 2004
    Inventors: Dror Avni, Boaz Eitan
  • Patent number: 6803299
    Abstract: An electrically erasable programmable read only memory (EEPROM) having a non conducting charge trapping dielectric, such as silicon nitride, sandwiched between two silicon dioxide layers acting as electrical insulators is disclosed. The invention includes a method of programming, reading and erasing the EEPROM device. The non conducting dielectric layer functions as an electrical charge trapping medium. A conducting gate layer is placed over the upper silicon dioxide layer. The memory device is programmed in the conventional manner, using hot electron programming, by applying programming voltages to the gate and the drain while the source is grounded. Hot electrons are accelerated sufficiently to be injected into the region of the trapping dielectric layer near the drain. The device, however, is read in the opposite direction from which it was written, meaning voltages are applied to the gate and the source while the drain is grounded.
    Type: Grant
    Filed: April 14, 2003
    Date of Patent: October 12, 2004
    Assignee: Saifun Semiconductors Ltd.
    Inventor: Boaz Eitan